fcbolr.cgs 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274
  1. # frv testcase for fcbolr $FCCi,$ccond,$hint
  2. # mach: all
  3. .include "testutils.inc"
  4. start
  5. .global fcbolr
  6. fcbolr:
  7. ; ccond is true
  8. set_spr_immed 128,lcr
  9. set_spr_addr bad,lr
  10. set_fcc 0x0 0
  11. fcbolr fcc0,0,0
  12. set_spr_addr bad,lr
  13. set_fcc 0x1 1
  14. fcbolr fcc1,0,1
  15. set_spr_addr ok3,lr
  16. set_fcc 0x2 2
  17. fcbolr fcc2,0,2
  18. fail
  19. ok3:
  20. set_spr_addr ok4,lr
  21. set_fcc 0x3 3
  22. fcbolr fcc3,0,3
  23. fail
  24. ok4:
  25. set_spr_addr ok5,lr
  26. set_fcc 0x4 0
  27. fcbolr fcc0,0,0
  28. fail
  29. ok5:
  30. set_spr_addr ok6,lr
  31. set_fcc 0x5 1
  32. fcbolr fcc1,0,1
  33. fail
  34. ok6:
  35. set_spr_addr ok7,lr
  36. set_fcc 0x6 2
  37. fcbolr fcc2,0,2
  38. fail
  39. ok7:
  40. set_spr_addr ok8,lr
  41. set_fcc 0x7 3
  42. fcbolr fcc3,0,3
  43. fail
  44. ok8:
  45. set_spr_addr ok9,lr
  46. set_fcc 0x8 0
  47. fcbolr fcc0,0,0
  48. fail
  49. ok9:
  50. set_spr_addr oka,lr
  51. set_fcc 0x9 1
  52. fcbolr fcc1,0,1
  53. fail
  54. oka:
  55. set_spr_addr okb,lr
  56. set_fcc 0xa 2
  57. fcbolr fcc2,0,2
  58. fail
  59. okb:
  60. set_spr_addr okc,lr
  61. set_fcc 0xb 3
  62. fcbolr fcc3,0,3
  63. fail
  64. okc:
  65. set_spr_addr okd,lr
  66. set_fcc 0xc 0
  67. fcbolr fcc0,0,0
  68. fail
  69. okd:
  70. set_spr_addr oke,lr
  71. set_fcc 0xd 1
  72. fcbolr fcc1,0,1
  73. fail
  74. oke:
  75. set_spr_addr okf,lr
  76. set_fcc 0xe 2
  77. fcbolr fcc2,0,2
  78. fail
  79. okf:
  80. set_spr_addr okg,lr
  81. set_fcc 0xf 3
  82. fcbolr fcc3,0,3
  83. fail
  84. okg:
  85. ; ccond is true
  86. set_spr_immed 1,lcr
  87. set_spr_addr bad,lr
  88. set_fcc 0x0 0
  89. fcbolr fcc0,1,0
  90. set_spr_immed 1,lcr
  91. set_spr_addr bad,lr
  92. set_fcc 0x1 1
  93. fcbolr fcc1,1,1
  94. set_spr_immed 1,lcr
  95. set_spr_addr okj,lr
  96. set_fcc 0x2 2
  97. fcbolr fcc2,1,2
  98. fail
  99. okj:
  100. set_spr_immed 1,lcr
  101. set_spr_addr okk,lr
  102. set_fcc 0x3 3
  103. fcbolr fcc3,1,3
  104. fail
  105. okk:
  106. set_spr_immed 1,lcr
  107. set_spr_addr okl,lr
  108. set_fcc 0x4 0
  109. fcbolr fcc0,1,0
  110. fail
  111. okl:
  112. set_spr_immed 1,lcr
  113. set_spr_addr okm,lr
  114. set_fcc 0x5 1
  115. fcbolr fcc1,1,1
  116. fail
  117. okm:
  118. set_spr_immed 1,lcr
  119. set_spr_addr okn,lr
  120. set_fcc 0x6 2
  121. fcbolr fcc2,1,2
  122. fail
  123. okn:
  124. set_spr_immed 1,lcr
  125. set_spr_addr oko,lr
  126. set_fcc 0x7 3
  127. fcbolr fcc3,1,3
  128. fail
  129. oko:
  130. set_spr_immed 1,lcr
  131. set_spr_addr okp,lr
  132. set_fcc 0x8 0
  133. fcbolr fcc0,1,0
  134. fail
  135. okp:
  136. set_spr_immed 1,lcr
  137. set_spr_addr okq,lr
  138. set_fcc 0x9 1
  139. fcbolr fcc1,1,1
  140. fail
  141. okq:
  142. set_spr_immed 1,lcr
  143. set_spr_addr okr,lr
  144. set_fcc 0xa 2
  145. fcbolr fcc2,1,2
  146. fail
  147. okr:
  148. set_spr_immed 1,lcr
  149. set_spr_addr oks,lr
  150. set_fcc 0xb 3
  151. fcbolr fcc3,1,3
  152. fail
  153. oks:
  154. set_spr_immed 1,lcr
  155. set_spr_addr okt,lr
  156. set_fcc 0xc 0
  157. fcbolr fcc0,1,0
  158. fail
  159. okt:
  160. set_spr_immed 1,lcr
  161. set_spr_addr oku,lr
  162. set_fcc 0xd 1
  163. fcbolr fcc1,1,1
  164. fail
  165. oku:
  166. set_spr_immed 1,lcr
  167. set_spr_addr okv,lr
  168. set_fcc 0xe 2
  169. fcbolr fcc2,1,2
  170. fail
  171. okv:
  172. set_spr_immed 1,lcr
  173. set_spr_addr okw,lr
  174. set_fcc 0xf 3
  175. fcbolr fcc3,1,3
  176. fail
  177. okw:
  178. ; ccond is false
  179. set_spr_immed 128,lcr
  180. set_fcc 0x0 0
  181. fcbolr fcc0,1,0
  182. set_fcc 0x1 1
  183. fcbolr fcc1,1,1
  184. set_fcc 0x2 2
  185. fcbolr fcc2,1,2
  186. set_fcc 0x3 3
  187. fcbolr fcc3,1,3
  188. set_fcc 0x4 0
  189. fcbolr fcc0,1,0
  190. set_fcc 0x5 1
  191. fcbolr fcc1,1,1
  192. set_fcc 0x6 2
  193. fcbolr fcc2,1,2
  194. set_fcc 0x7 3
  195. fcbolr fcc3,1,3
  196. set_fcc 0x8 0
  197. fcbolr fcc0,1,0
  198. set_fcc 0x9 1
  199. fcbolr fcc1,1,1
  200. set_fcc 0xa 2
  201. fcbolr fcc2,1,2
  202. set_fcc 0xb 3
  203. fcbolr fcc3,1,3
  204. set_fcc 0xc 0
  205. fcbolr fcc0,1,0
  206. set_fcc 0xd 1
  207. fcbolr fcc1,1,1
  208. set_fcc 0xe 2
  209. fcbolr fcc2,1,2
  210. set_fcc 0xf 3
  211. fcbolr fcc3,1,3
  212. ; ccond is false
  213. set_spr_immed 1,lcr
  214. set_fcc 0x0 0
  215. fcbolr fcc0,0,0
  216. set_spr_immed 1,lcr
  217. set_fcc 0x1 1
  218. fcbolr fcc1,0,1
  219. set_spr_immed 1,lcr
  220. set_fcc 0x2 2
  221. fcbolr fcc2,0,2
  222. set_spr_immed 1,lcr
  223. set_fcc 0x3 3
  224. fcbolr fcc3,0,3
  225. set_spr_immed 1,lcr
  226. set_fcc 0x4 0
  227. fcbolr fcc0,0,0
  228. set_spr_immed 1,lcr
  229. set_fcc 0x5 1
  230. fcbolr fcc1,0,1
  231. set_spr_immed 1,lcr
  232. set_fcc 0x6 2
  233. fcbolr fcc2,0,2
  234. set_spr_immed 1,lcr
  235. set_fcc 0x7 3
  236. fcbolr fcc3,0,3
  237. set_spr_immed 1,lcr
  238. set_fcc 0x8 0
  239. fcbolr fcc0,0,0
  240. set_spr_immed 1,lcr
  241. set_fcc 0x9 1
  242. fcbolr fcc1,0,1
  243. set_spr_immed 1,lcr
  244. set_fcc 0xa 2
  245. fcbolr fcc2,0,2
  246. set_spr_immed 1,lcr
  247. set_fcc 0xb 3
  248. fcbolr fcc3,0,3
  249. set_spr_immed 1,lcr
  250. set_fcc 0xc 0
  251. fcbolr fcc0,0,0
  252. set_spr_immed 1,lcr
  253. set_fcc 0xd 1
  254. fcbolr fcc1,0,1
  255. set_spr_immed 1,lcr
  256. set_fcc 0xe 2
  257. fcbolr fcc2,0,2
  258. set_spr_immed 1,lcr
  259. set_fcc 0xf 3
  260. fcbolr fcc3,0,3
  261. pass
  262. bad:
  263. fail