ppc-ravenscar-thread.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274
  1. /* Ravenscar PowerPC target support.
  2. Copyright (C) 2011-2022 Free Software Foundation, Inc.
  3. This file is part of GDB.
  4. This program is free software; you can redistribute it and/or modify
  5. it under the terms of the GNU General Public License as published by
  6. the Free Software Foundation; either version 3 of the License, or
  7. (at your option) any later version.
  8. This program is distributed in the hope that it will be useful,
  9. but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. GNU General Public License for more details.
  12. You should have received a copy of the GNU General Public License
  13. along with this program. If not, see <http://www.gnu.org/licenses/>. */
  14. #include "defs.h"
  15. #include "gdbcore.h"
  16. #include "regcache.h"
  17. #include "ppc-tdep.h"
  18. #include "inferior.h"
  19. #include "ravenscar-thread.h"
  20. #include "ppc-ravenscar-thread.h"
  21. #define NO_OFFSET -1
  22. /* See ppc-tdep.h for register numbers. */
  23. static const int powerpc_context_offsets[] =
  24. {
  25. /* R0 - R32 */
  26. NO_OFFSET, 0, 4, NO_OFFSET,
  27. NO_OFFSET, NO_OFFSET, NO_OFFSET, NO_OFFSET,
  28. NO_OFFSET, NO_OFFSET, NO_OFFSET, NO_OFFSET,
  29. NO_OFFSET, 8, 12, 16,
  30. 20, 24, 28, 32,
  31. 36, 40, 44, 48,
  32. 52, 56, 60, 64,
  33. 68, 72, 76, 80,
  34. /* F0 - F31 */
  35. NO_OFFSET, NO_OFFSET, NO_OFFSET, NO_OFFSET,
  36. NO_OFFSET, NO_OFFSET, NO_OFFSET, NO_OFFSET,
  37. NO_OFFSET, NO_OFFSET, NO_OFFSET, NO_OFFSET,
  38. NO_OFFSET, NO_OFFSET, 96, 104,
  39. 112, 120, 128, 136,
  40. 144, 152, 160, 168,
  41. 176, 184, 192, 200,
  42. 208, 216, 224, 232,
  43. /* PC, MSR, CR, LR */
  44. 88, NO_OFFSET, 84, NO_OFFSET,
  45. /* CTR, XER, FPSCR */
  46. NO_OFFSET, NO_OFFSET, 240
  47. };
  48. static const int e500_context_offsets[] =
  49. {
  50. /* R0 - R32 */
  51. NO_OFFSET, 4, 12, NO_OFFSET,
  52. NO_OFFSET, NO_OFFSET, NO_OFFSET, NO_OFFSET,
  53. NO_OFFSET, NO_OFFSET, NO_OFFSET, NO_OFFSET,
  54. NO_OFFSET, 20, 28, 36,
  55. 44, 52, 60, 68,
  56. 76, 84, 92, 100,
  57. 108, 116, 124, 132,
  58. 140, 148, 156, 164,
  59. /* F0 - F31 */
  60. NO_OFFSET, NO_OFFSET, NO_OFFSET, NO_OFFSET,
  61. NO_OFFSET, NO_OFFSET, NO_OFFSET, NO_OFFSET,
  62. NO_OFFSET, NO_OFFSET, NO_OFFSET, NO_OFFSET,
  63. NO_OFFSET, NO_OFFSET, NO_OFFSET, NO_OFFSET,
  64. NO_OFFSET, NO_OFFSET, NO_OFFSET, NO_OFFSET,
  65. NO_OFFSET, NO_OFFSET, NO_OFFSET, NO_OFFSET,
  66. NO_OFFSET, NO_OFFSET, NO_OFFSET, NO_OFFSET,
  67. NO_OFFSET, NO_OFFSET, NO_OFFSET, NO_OFFSET,
  68. /* PC, MSR, CR, LR */
  69. 172, NO_OFFSET, 168, NO_OFFSET,
  70. /* CTR, XER, FPSCR, MQ */
  71. NO_OFFSET, NO_OFFSET, NO_OFFSET, NO_OFFSET,
  72. /* Upper R0-R32. */
  73. NO_OFFSET, 0, 8, NO_OFFSET,
  74. NO_OFFSET, NO_OFFSET, NO_OFFSET, NO_OFFSET,
  75. NO_OFFSET, NO_OFFSET, NO_OFFSET, NO_OFFSET,
  76. NO_OFFSET, 16, 24, 32,
  77. 40, 48, 56, 64,
  78. 72, 80, 88, 96,
  79. 104, 112, 120, 128,
  80. 136, 144, 152, 160,
  81. /* ACC, FSCR */
  82. NO_OFFSET, 176
  83. };
  84. /* The register layout info. */
  85. struct ravenscar_reg_info
  86. {
  87. /* A table providing the offset relative to the context structure
  88. where each register is saved. */
  89. const int *context_offsets;
  90. /* The number of elements in the context_offsets table above. */
  91. int context_offsets_size;
  92. };
  93. /* supply register REGNUM, which has been saved on REGISTER_ADDR, to the
  94. regcache. */
  95. static void
  96. supply_register_at_address (struct regcache *regcache, int regnum,
  97. CORE_ADDR register_addr)
  98. {
  99. struct gdbarch *gdbarch = regcache->arch ();
  100. int buf_size = register_size (gdbarch, regnum);
  101. gdb_byte *buf;
  102. buf = (gdb_byte *) alloca (buf_size);
  103. read_memory (register_addr, buf, buf_size);
  104. regcache->raw_supply (regnum, buf);
  105. }
  106. /* Return true if, for a non-running thread, REGNUM has been saved on the
  107. Thread_Descriptor. */
  108. static int
  109. register_in_thread_descriptor_p (const struct ravenscar_reg_info *reg_info,
  110. int regnum)
  111. {
  112. return (regnum < reg_info->context_offsets_size
  113. && reg_info->context_offsets[regnum] != NO_OFFSET);
  114. }
  115. /* to_fetch_registers when inferior_ptid is different from the running
  116. thread. */
  117. static void
  118. ppc_ravenscar_generic_fetch_registers
  119. (const struct ravenscar_reg_info *reg_info,
  120. struct regcache *regcache, int regnum)
  121. {
  122. struct gdbarch *gdbarch = regcache->arch ();
  123. const int num_regs = gdbarch_num_regs (gdbarch);
  124. int current_regnum;
  125. CORE_ADDR current_address;
  126. CORE_ADDR thread_descriptor_address;
  127. /* The tid is the thread_id field, which is a pointer to the thread. */
  128. thread_descriptor_address = (CORE_ADDR) inferior_ptid.tid ();
  129. /* Read registers. */
  130. for (current_regnum = 0; current_regnum < num_regs; current_regnum++)
  131. {
  132. if (register_in_thread_descriptor_p (reg_info, current_regnum))
  133. {
  134. current_address = thread_descriptor_address
  135. + reg_info->context_offsets[current_regnum];
  136. supply_register_at_address (regcache, current_regnum,
  137. current_address);
  138. }
  139. }
  140. }
  141. /* to_store_registers when inferior_ptid is different from the running
  142. thread. */
  143. static void
  144. ppc_ravenscar_generic_store_registers
  145. (const struct ravenscar_reg_info *reg_info,
  146. struct regcache *regcache, int regnum)
  147. {
  148. struct gdbarch *gdbarch = regcache->arch ();
  149. int buf_size = register_size (gdbarch, regnum);
  150. gdb_byte buf[buf_size];
  151. ULONGEST register_address;
  152. if (register_in_thread_descriptor_p (reg_info, regnum))
  153. register_address
  154. = inferior_ptid.tid () + reg_info->context_offsets [regnum];
  155. else
  156. return;
  157. regcache->raw_collect (regnum, buf);
  158. write_memory (register_address,
  159. buf,
  160. buf_size);
  161. }
  162. /* The ravenscar_reg_info for most PowerPC targets. */
  163. static const struct ravenscar_reg_info ppc_reg_info =
  164. {
  165. powerpc_context_offsets,
  166. ARRAY_SIZE (powerpc_context_offsets),
  167. };
  168. struct ppc_ravenscar_powerpc_ops : public ravenscar_arch_ops
  169. {
  170. void fetch_registers (struct regcache *, int) override;
  171. void store_registers (struct regcache *, int) override;
  172. };
  173. void
  174. ppc_ravenscar_powerpc_ops::fetch_registers (struct regcache *regcache, int regnum)
  175. {
  176. ppc_ravenscar_generic_fetch_registers (&ppc_reg_info, regcache, regnum);
  177. }
  178. void
  179. ppc_ravenscar_powerpc_ops::store_registers (struct regcache *regcache, int regnum)
  180. {
  181. ppc_ravenscar_generic_store_registers (&ppc_reg_info, regcache, regnum);
  182. }
  183. /* The ravenscar_arch_ops vector for most PowerPC targets. */
  184. static struct ppc_ravenscar_powerpc_ops ppc_ravenscar_powerpc_ops;
  185. /* Register ppc_ravenscar_powerpc_ops in GDBARCH. */
  186. void
  187. register_ppc_ravenscar_ops (struct gdbarch *gdbarch)
  188. {
  189. set_gdbarch_ravenscar_ops (gdbarch, &ppc_ravenscar_powerpc_ops);
  190. }
  191. /* The ravenscar_reg_info for E500 targets. */
  192. static const struct ravenscar_reg_info e500_reg_info =
  193. {
  194. e500_context_offsets,
  195. ARRAY_SIZE (e500_context_offsets),
  196. };
  197. struct ppc_ravenscar_e500_ops : public ravenscar_arch_ops
  198. {
  199. void fetch_registers (struct regcache *, int) override;
  200. void store_registers (struct regcache *, int) override;
  201. };
  202. void
  203. ppc_ravenscar_e500_ops::fetch_registers (struct regcache *regcache, int regnum)
  204. {
  205. ppc_ravenscar_generic_fetch_registers (&e500_reg_info, regcache, regnum);
  206. }
  207. /* Implement the to_store_registers ravenscar_arch_ops method
  208. for E500 targets. */
  209. void
  210. ppc_ravenscar_e500_ops::store_registers (struct regcache *regcache, int regnum)
  211. {
  212. ppc_ravenscar_generic_store_registers (&e500_reg_info, regcache, regnum);
  213. }
  214. /* The ravenscar_arch_ops vector for E500 targets. */
  215. static struct ppc_ravenscar_e500_ops ppc_ravenscar_e500_ops;
  216. /* Register ppc_ravenscar_e500_ops in GDBARCH. */
  217. void
  218. register_e500_ravenscar_ops (struct gdbarch *gdbarch)
  219. {
  220. set_gdbarch_ravenscar_ops (gdbarch, &ppc_ravenscar_e500_ops);
  221. }