bpf-desc.c 59 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939
  1. /* DO NOT EDIT! -*- buffer-read-only: t -*- vi:set ro: */
  2. /* CPU data for bpf.
  3. THIS FILE IS MACHINE GENERATED WITH CGEN.
  4. Copyright (C) 1996-2022 Free Software Foundation, Inc.
  5. This file is part of the GNU Binutils and/or GDB, the GNU debugger.
  6. This file is free software; you can redistribute it and/or modify
  7. it under the terms of the GNU General Public License as published by
  8. the Free Software Foundation; either version 3, or (at your option)
  9. any later version.
  10. It is distributed in the hope that it will be useful, but WITHOUT
  11. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  12. or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
  13. License for more details.
  14. You should have received a copy of the GNU General Public License along
  15. with this program; if not, write to the Free Software Foundation, Inc.,
  16. 51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA.
  17. */
  18. #include "sysdep.h"
  19. #include <stdio.h>
  20. #include <stdarg.h>
  21. #include <stdlib.h>
  22. #include "ansidecl.h"
  23. #include "bfd.h"
  24. #include "symcat.h"
  25. #include "bpf-desc.h"
  26. #include "bpf-opc.h"
  27. #include "opintl.h"
  28. #include "libiberty.h"
  29. #include "xregex.h"
  30. /* Attributes. */
  31. static const CGEN_ATTR_ENTRY bool_attr[] =
  32. {
  33. { "#f", 0 },
  34. { "#t", 1 },
  35. { 0, 0 }
  36. };
  37. static const CGEN_ATTR_ENTRY MACH_attr[] ATTRIBUTE_UNUSED =
  38. {
  39. { "base", MACH_BASE },
  40. { "bpf", MACH_BPF },
  41. { "xbpf", MACH_XBPF },
  42. { "max", MACH_MAX },
  43. { 0, 0 }
  44. };
  45. static const CGEN_ATTR_ENTRY ISA_attr[] ATTRIBUTE_UNUSED =
  46. {
  47. { "ebpfle", ISA_EBPFLE },
  48. { "ebpfbe", ISA_EBPFBE },
  49. { "xbpfle", ISA_XBPFLE },
  50. { "xbpfbe", ISA_XBPFBE },
  51. { "max", ISA_MAX },
  52. { 0, 0 }
  53. };
  54. const CGEN_ATTR_TABLE bpf_cgen_ifield_attr_table[] =
  55. {
  56. { "MACH", & MACH_attr[0], & MACH_attr[0] },
  57. { "ISA", & ISA_attr[0], & ISA_attr[0] },
  58. { "VIRTUAL", &bool_attr[0], &bool_attr[0] },
  59. { "PCREL-ADDR", &bool_attr[0], &bool_attr[0] },
  60. { "ABS-ADDR", &bool_attr[0], &bool_attr[0] },
  61. { "RESERVED", &bool_attr[0], &bool_attr[0] },
  62. { "SIGN-OPT", &bool_attr[0], &bool_attr[0] },
  63. { "SIGNED", &bool_attr[0], &bool_attr[0] },
  64. { 0, 0, 0 }
  65. };
  66. const CGEN_ATTR_TABLE bpf_cgen_hardware_attr_table[] =
  67. {
  68. { "MACH", & MACH_attr[0], & MACH_attr[0] },
  69. { "ISA", & ISA_attr[0], & ISA_attr[0] },
  70. { "VIRTUAL", &bool_attr[0], &bool_attr[0] },
  71. { "CACHE-ADDR", &bool_attr[0], &bool_attr[0] },
  72. { "PC", &bool_attr[0], &bool_attr[0] },
  73. { "PROFILE", &bool_attr[0], &bool_attr[0] },
  74. { 0, 0, 0 }
  75. };
  76. const CGEN_ATTR_TABLE bpf_cgen_operand_attr_table[] =
  77. {
  78. { "MACH", & MACH_attr[0], & MACH_attr[0] },
  79. { "ISA", & ISA_attr[0], & ISA_attr[0] },
  80. { "VIRTUAL", &bool_attr[0], &bool_attr[0] },
  81. { "PCREL-ADDR", &bool_attr[0], &bool_attr[0] },
  82. { "ABS-ADDR", &bool_attr[0], &bool_attr[0] },
  83. { "SIGN-OPT", &bool_attr[0], &bool_attr[0] },
  84. { "SIGNED", &bool_attr[0], &bool_attr[0] },
  85. { "NEGATIVE", &bool_attr[0], &bool_attr[0] },
  86. { "RELAX", &bool_attr[0], &bool_attr[0] },
  87. { "SEM-ONLY", &bool_attr[0], &bool_attr[0] },
  88. { 0, 0, 0 }
  89. };
  90. const CGEN_ATTR_TABLE bpf_cgen_insn_attr_table[] =
  91. {
  92. { "MACH", & MACH_attr[0], & MACH_attr[0] },
  93. { "ISA", & ISA_attr[0], & ISA_attr[0] },
  94. { "ALIAS", &bool_attr[0], &bool_attr[0] },
  95. { "VIRTUAL", &bool_attr[0], &bool_attr[0] },
  96. { "UNCOND-CTI", &bool_attr[0], &bool_attr[0] },
  97. { "COND-CTI", &bool_attr[0], &bool_attr[0] },
  98. { "SKIP-CTI", &bool_attr[0], &bool_attr[0] },
  99. { "DELAY-SLOT", &bool_attr[0], &bool_attr[0] },
  100. { "RELAXABLE", &bool_attr[0], &bool_attr[0] },
  101. { "RELAXED", &bool_attr[0], &bool_attr[0] },
  102. { "NO-DIS", &bool_attr[0], &bool_attr[0] },
  103. { "PBB", &bool_attr[0], &bool_attr[0] },
  104. { 0, 0, 0 }
  105. };
  106. /* Instruction set variants. */
  107. static const CGEN_ISA bpf_cgen_isa_table[] = {
  108. { "ebpfle", 64, 64, 64, 128 },
  109. { "ebpfbe", 64, 64, 64, 128 },
  110. { "xbpfle", 64, 64, 64, 128 },
  111. { "xbpfbe", 64, 64, 64, 128 },
  112. { 0, 0, 0, 0, 0 }
  113. };
  114. /* Machine variants. */
  115. static const CGEN_MACH bpf_cgen_mach_table[] = {
  116. { "bpf", "bpf", MACH_BPF, 0 },
  117. { "xbpf", "xbpf", MACH_XBPF, 0 },
  118. { 0, 0, 0, 0 }
  119. };
  120. static CGEN_KEYWORD_ENTRY bpf_cgen_opval_h_gpr_entries[] =
  121. {
  122. { "%r0", 0, {0, {{{0, 0}}}}, 0, 0 },
  123. { "%r1", 1, {0, {{{0, 0}}}}, 0, 0 },
  124. { "%r2", 2, {0, {{{0, 0}}}}, 0, 0 },
  125. { "%r3", 3, {0, {{{0, 0}}}}, 0, 0 },
  126. { "%r4", 4, {0, {{{0, 0}}}}, 0, 0 },
  127. { "%r5", 5, {0, {{{0, 0}}}}, 0, 0 },
  128. { "%r6", 6, {0, {{{0, 0}}}}, 0, 0 },
  129. { "%r7", 7, {0, {{{0, 0}}}}, 0, 0 },
  130. { "%r8", 8, {0, {{{0, 0}}}}, 0, 0 },
  131. { "%r9", 9, {0, {{{0, 0}}}}, 0, 0 },
  132. { "%fp", 10, {0, {{{0, 0}}}}, 0, 0 },
  133. { "%r0", 0, {0, {{{0, 0}}}}, 0, 0 },
  134. { "%r6", 6, {0, {{{0, 0}}}}, 0, 0 },
  135. { "%r10", 10, {0, {{{0, 0}}}}, 0, 0 }
  136. };
  137. CGEN_KEYWORD bpf_cgen_opval_h_gpr =
  138. {
  139. & bpf_cgen_opval_h_gpr_entries[0],
  140. 14,
  141. 0, 0, 0, 0, ""
  142. };
  143. /* The hardware table. */
  144. #define A(a) (1 << CGEN_HW_##a)
  145. const CGEN_HW_ENTRY bpf_cgen_hw_table[] =
  146. {
  147. { "h-memory", HW_H_MEMORY, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xf0" } } } } },
  148. { "h-sint", HW_H_SINT, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xf0" } } } } },
  149. { "h-uint", HW_H_UINT, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xf0" } } } } },
  150. { "h-addr", HW_H_ADDR, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xf0" } } } } },
  151. { "h-iaddr", HW_H_IADDR, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xf0" } } } } },
  152. { "h-gpr", HW_H_GPR, CGEN_ASM_KEYWORD, (PTR) & bpf_cgen_opval_h_gpr, { 0, { { { (1<<MACH_BPF)|(1<<MACH_XBPF), 0 } }, { { 1, "\xf0" } } } } },
  153. { "h-pc", HW_H_PC, CGEN_ASM_NONE, 0, { 0|A(PROFILE)|A(PC), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xf0" } } } } },
  154. { "h-sint64", HW_H_SINT64, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xf0" } } } } },
  155. { 0, 0, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } }
  156. };
  157. #undef A
  158. /* The instruction field table. */
  159. #define A(a) (1 << CGEN_IFLD_##a)
  160. const CGEN_IFLD bpf_cgen_ifld_table[] =
  161. {
  162. { BPF_F_NIL, "f-nil", 0, 0, 0, 0, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xf0" } } } } },
  163. { BPF_F_ANYOF, "f-anyof", 0, 0, 0, 0, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xf0" } } } } },
  164. { BPF_F_OP_CODE, "f-op-code", 0, 8, 7, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xf0" } } } } },
  165. { BPF_F_OP_SRC, "f-op-src", 0, 8, 3, 1, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xf0" } } } } },
  166. { BPF_F_OP_CLASS, "f-op-class", 0, 8, 2, 3, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xf0" } } } } },
  167. { BPF_F_OP_MODE, "f-op-mode", 0, 8, 7, 3, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xf0" } } } } },
  168. { BPF_F_OP_SIZE, "f-op-size", 0, 8, 4, 2, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xf0" } } } } },
  169. { BPF_F_DSTLE, "f-dstle", 8, 8, 3, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } } },
  170. { BPF_F_SRCLE, "f-srcle", 8, 8, 7, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } } },
  171. { BPF_F_DSTBE, "f-dstbe", 8, 8, 7, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } } },
  172. { BPF_F_SRCBE, "f-srcbe", 8, 8, 3, 4, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } } },
  173. { BPF_F_REGS, "f-regs", 8, 8, 7, 8, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xf0" } } } } },
  174. { BPF_F_OFFSET16, "f-offset16", 16, 16, 15, 16, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xf0" } } } } },
  175. { BPF_F_IMM32, "f-imm32", 32, 32, 31, 32, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xf0" } } } } },
  176. { BPF_F_IMM64_A, "f-imm64-a", 32, 32, 31, 32, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xf0" } } } } },
  177. { BPF_F_IMM64_B, "f-imm64-b", 64, 32, 31, 32, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xf0" } } } } },
  178. { BPF_F_IMM64_C, "f-imm64-c", 96, 32, 31, 32, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xf0" } } } } },
  179. { BPF_F_IMM64, "f-imm64", 0, 0, 0, 0,{ 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xf0" } } } } },
  180. { 0, 0, 0, 0, 0, 0, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } }
  181. };
  182. #undef A
  183. /* multi ifield declarations */
  184. const CGEN_MAYBE_MULTI_IFLD BPF_F_IMM64_MULTI_IFIELD [];
  185. /* multi ifield definitions */
  186. const CGEN_MAYBE_MULTI_IFLD BPF_F_IMM64_MULTI_IFIELD [] =
  187. {
  188. { 0, { (const PTR) &bpf_cgen_ifld_table[BPF_F_IMM64_A] } },
  189. { 0, { (const PTR) &bpf_cgen_ifld_table[BPF_F_IMM64_B] } },
  190. { 0, { (const PTR) &bpf_cgen_ifld_table[BPF_F_IMM64_C] } },
  191. { 0, { (const PTR) 0 } }
  192. };
  193. /* The operand table. */
  194. #define A(a) (1 << CGEN_OPERAND_##a)
  195. #define OPERAND(op) BPF_OPERAND_##op
  196. const CGEN_OPERAND bpf_cgen_operand_table[] =
  197. {
  198. /* pc: program counter */
  199. { "pc", BPF_OPERAND_PC, HW_H_PC, 0, 0,
  200. { 0, { (const PTR) &bpf_cgen_ifld_table[BPF_F_NIL] } },
  201. { 0|A(SEM_ONLY), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xf0" } } } } },
  202. /* dstle: destination register */
  203. { "dstle", BPF_OPERAND_DSTLE, HW_H_GPR, 3, 4,
  204. { 0, { (const PTR) &bpf_cgen_ifld_table[BPF_F_DSTLE] } },
  205. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } } },
  206. /* srcle: source register */
  207. { "srcle", BPF_OPERAND_SRCLE, HW_H_GPR, 7, 4,
  208. { 0, { (const PTR) &bpf_cgen_ifld_table[BPF_F_SRCLE] } },
  209. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } } },
  210. /* dstbe: destination register */
  211. { "dstbe", BPF_OPERAND_DSTBE, HW_H_GPR, 7, 4,
  212. { 0, { (const PTR) &bpf_cgen_ifld_table[BPF_F_DSTBE] } },
  213. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } } },
  214. /* srcbe: source register */
  215. { "srcbe", BPF_OPERAND_SRCBE, HW_H_GPR, 3, 4,
  216. { 0, { (const PTR) &bpf_cgen_ifld_table[BPF_F_SRCBE] } },
  217. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } } },
  218. /* disp16: 16-bit PC-relative address */
  219. { "disp16", BPF_OPERAND_DISP16, HW_H_SINT, 15, 16,
  220. { 0, { (const PTR) &bpf_cgen_ifld_table[BPF_F_OFFSET16] } },
  221. { 0|A(PCREL_ADDR), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xf0" } } } } },
  222. /* disp32: 32-bit PC-relative address */
  223. { "disp32", BPF_OPERAND_DISP32, HW_H_SINT, 31, 32,
  224. { 0, { (const PTR) &bpf_cgen_ifld_table[BPF_F_IMM32] } },
  225. { 0|A(PCREL_ADDR), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xf0" } } } } },
  226. /* imm32: 32-bit immediate */
  227. { "imm32", BPF_OPERAND_IMM32, HW_H_SINT, 31, 32,
  228. { 0, { (const PTR) &bpf_cgen_ifld_table[BPF_F_IMM32] } },
  229. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xf0" } } } } },
  230. /* offset16: 16-bit offset */
  231. { "offset16", BPF_OPERAND_OFFSET16, HW_H_SINT, 15, 16,
  232. { 0, { (const PTR) &bpf_cgen_ifld_table[BPF_F_OFFSET16] } },
  233. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xf0" } } } } },
  234. /* imm64: 64-bit immediate */
  235. { "imm64", BPF_OPERAND_IMM64, HW_H_SINT64, 31, 96,
  236. { 3, { (const PTR) &BPF_F_IMM64_MULTI_IFIELD[0] } },
  237. { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xf0" } } } } },
  238. /* endsize: endianness size immediate: 16, 32 or 64 */
  239. { "endsize", BPF_OPERAND_ENDSIZE, HW_H_UINT, 31, 32,
  240. { 0, { (const PTR) &bpf_cgen_ifld_table[BPF_F_IMM32] } },
  241. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xf0" } } } } },
  242. /* sentinel */
  243. { 0, 0, 0, 0, 0,
  244. { 0, { (const PTR) 0 } },
  245. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } }
  246. };
  247. #undef A
  248. /* The instruction table. */
  249. #define OP(field) CGEN_SYNTAX_MAKE_FIELD (OPERAND (field))
  250. #define A(a) (1 << CGEN_INSN_##a)
  251. static const CGEN_IBASE bpf_cgen_insn_table[MAX_INSNS] =
  252. {
  253. /* Special null first entry.
  254. A `num' value of zero is thus invalid.
  255. Also, the special `invalid' insn resides here. */
  256. { 0, 0, 0, 0, { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x80" } } } } },
  257. /* add $dstle,$imm32 */
  258. {
  259. BPF_INSN_ADDILE, "addile", "add", 64,
  260. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  261. },
  262. /* add $dstle,$srcle */
  263. {
  264. BPF_INSN_ADDRLE, "addrle", "add", 64,
  265. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  266. },
  267. /* add32 $dstle,$imm32 */
  268. {
  269. BPF_INSN_ADD32ILE, "add32ile", "add32", 64,
  270. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  271. },
  272. /* add32 $dstle,$srcle */
  273. {
  274. BPF_INSN_ADD32RLE, "add32rle", "add32", 64,
  275. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  276. },
  277. /* sub $dstle,$imm32 */
  278. {
  279. BPF_INSN_SUBILE, "subile", "sub", 64,
  280. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  281. },
  282. /* sub $dstle,$srcle */
  283. {
  284. BPF_INSN_SUBRLE, "subrle", "sub", 64,
  285. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  286. },
  287. /* sub32 $dstle,$imm32 */
  288. {
  289. BPF_INSN_SUB32ILE, "sub32ile", "sub32", 64,
  290. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  291. },
  292. /* sub32 $dstle,$srcle */
  293. {
  294. BPF_INSN_SUB32RLE, "sub32rle", "sub32", 64,
  295. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  296. },
  297. /* mul $dstle,$imm32 */
  298. {
  299. BPF_INSN_MULILE, "mulile", "mul", 64,
  300. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  301. },
  302. /* mul $dstle,$srcle */
  303. {
  304. BPF_INSN_MULRLE, "mulrle", "mul", 64,
  305. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  306. },
  307. /* mul32 $dstle,$imm32 */
  308. {
  309. BPF_INSN_MUL32ILE, "mul32ile", "mul32", 64,
  310. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  311. },
  312. /* mul32 $dstle,$srcle */
  313. {
  314. BPF_INSN_MUL32RLE, "mul32rle", "mul32", 64,
  315. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  316. },
  317. /* div $dstle,$imm32 */
  318. {
  319. BPF_INSN_DIVILE, "divile", "div", 64,
  320. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  321. },
  322. /* div $dstle,$srcle */
  323. {
  324. BPF_INSN_DIVRLE, "divrle", "div", 64,
  325. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  326. },
  327. /* div32 $dstle,$imm32 */
  328. {
  329. BPF_INSN_DIV32ILE, "div32ile", "div32", 64,
  330. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  331. },
  332. /* div32 $dstle,$srcle */
  333. {
  334. BPF_INSN_DIV32RLE, "div32rle", "div32", 64,
  335. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  336. },
  337. /* or $dstle,$imm32 */
  338. {
  339. BPF_INSN_ORILE, "orile", "or", 64,
  340. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  341. },
  342. /* or $dstle,$srcle */
  343. {
  344. BPF_INSN_ORRLE, "orrle", "or", 64,
  345. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  346. },
  347. /* or32 $dstle,$imm32 */
  348. {
  349. BPF_INSN_OR32ILE, "or32ile", "or32", 64,
  350. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  351. },
  352. /* or32 $dstle,$srcle */
  353. {
  354. BPF_INSN_OR32RLE, "or32rle", "or32", 64,
  355. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  356. },
  357. /* and $dstle,$imm32 */
  358. {
  359. BPF_INSN_ANDILE, "andile", "and", 64,
  360. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  361. },
  362. /* and $dstle,$srcle */
  363. {
  364. BPF_INSN_ANDRLE, "andrle", "and", 64,
  365. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  366. },
  367. /* and32 $dstle,$imm32 */
  368. {
  369. BPF_INSN_AND32ILE, "and32ile", "and32", 64,
  370. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  371. },
  372. /* and32 $dstle,$srcle */
  373. {
  374. BPF_INSN_AND32RLE, "and32rle", "and32", 64,
  375. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  376. },
  377. /* lsh $dstle,$imm32 */
  378. {
  379. BPF_INSN_LSHILE, "lshile", "lsh", 64,
  380. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  381. },
  382. /* lsh $dstle,$srcle */
  383. {
  384. BPF_INSN_LSHRLE, "lshrle", "lsh", 64,
  385. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  386. },
  387. /* lsh32 $dstle,$imm32 */
  388. {
  389. BPF_INSN_LSH32ILE, "lsh32ile", "lsh32", 64,
  390. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  391. },
  392. /* lsh32 $dstle,$srcle */
  393. {
  394. BPF_INSN_LSH32RLE, "lsh32rle", "lsh32", 64,
  395. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  396. },
  397. /* rsh $dstle,$imm32 */
  398. {
  399. BPF_INSN_RSHILE, "rshile", "rsh", 64,
  400. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  401. },
  402. /* rsh $dstle,$srcle */
  403. {
  404. BPF_INSN_RSHRLE, "rshrle", "rsh", 64,
  405. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  406. },
  407. /* rsh32 $dstle,$imm32 */
  408. {
  409. BPF_INSN_RSH32ILE, "rsh32ile", "rsh32", 64,
  410. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  411. },
  412. /* rsh32 $dstle,$srcle */
  413. {
  414. BPF_INSN_RSH32RLE, "rsh32rle", "rsh32", 64,
  415. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  416. },
  417. /* mod $dstle,$imm32 */
  418. {
  419. BPF_INSN_MODILE, "modile", "mod", 64,
  420. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  421. },
  422. /* mod $dstle,$srcle */
  423. {
  424. BPF_INSN_MODRLE, "modrle", "mod", 64,
  425. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  426. },
  427. /* mod32 $dstle,$imm32 */
  428. {
  429. BPF_INSN_MOD32ILE, "mod32ile", "mod32", 64,
  430. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  431. },
  432. /* mod32 $dstle,$srcle */
  433. {
  434. BPF_INSN_MOD32RLE, "mod32rle", "mod32", 64,
  435. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  436. },
  437. /* xor $dstle,$imm32 */
  438. {
  439. BPF_INSN_XORILE, "xorile", "xor", 64,
  440. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  441. },
  442. /* xor $dstle,$srcle */
  443. {
  444. BPF_INSN_XORRLE, "xorrle", "xor", 64,
  445. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  446. },
  447. /* xor32 $dstle,$imm32 */
  448. {
  449. BPF_INSN_XOR32ILE, "xor32ile", "xor32", 64,
  450. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  451. },
  452. /* xor32 $dstle,$srcle */
  453. {
  454. BPF_INSN_XOR32RLE, "xor32rle", "xor32", 64,
  455. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  456. },
  457. /* arsh $dstle,$imm32 */
  458. {
  459. BPF_INSN_ARSHILE, "arshile", "arsh", 64,
  460. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  461. },
  462. /* arsh $dstle,$srcle */
  463. {
  464. BPF_INSN_ARSHRLE, "arshrle", "arsh", 64,
  465. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  466. },
  467. /* arsh32 $dstle,$imm32 */
  468. {
  469. BPF_INSN_ARSH32ILE, "arsh32ile", "arsh32", 64,
  470. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  471. },
  472. /* arsh32 $dstle,$srcle */
  473. {
  474. BPF_INSN_ARSH32RLE, "arsh32rle", "arsh32", 64,
  475. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  476. },
  477. /* sdiv $dstle,$imm32 */
  478. {
  479. BPF_INSN_SDIVILE, "sdivile", "sdiv", 64,
  480. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } } } }
  481. },
  482. /* sdiv $dstle,$srcle */
  483. {
  484. BPF_INSN_SDIVRLE, "sdivrle", "sdiv", 64,
  485. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } } } }
  486. },
  487. /* sdiv32 $dstle,$imm32 */
  488. {
  489. BPF_INSN_SDIV32ILE, "sdiv32ile", "sdiv32", 64,
  490. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } } } }
  491. },
  492. /* sdiv32 $dstle,$srcle */
  493. {
  494. BPF_INSN_SDIV32RLE, "sdiv32rle", "sdiv32", 64,
  495. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } } } }
  496. },
  497. /* smod $dstle,$imm32 */
  498. {
  499. BPF_INSN_SMODILE, "smodile", "smod", 64,
  500. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } } } }
  501. },
  502. /* smod $dstle,$srcle */
  503. {
  504. BPF_INSN_SMODRLE, "smodrle", "smod", 64,
  505. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } } } }
  506. },
  507. /* smod32 $dstle,$imm32 */
  508. {
  509. BPF_INSN_SMOD32ILE, "smod32ile", "smod32", 64,
  510. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } } } }
  511. },
  512. /* smod32 $dstle,$srcle */
  513. {
  514. BPF_INSN_SMOD32RLE, "smod32rle", "smod32", 64,
  515. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } } } }
  516. },
  517. /* neg $dstle */
  518. {
  519. BPF_INSN_NEGLE, "negle", "neg", 64,
  520. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  521. },
  522. /* neg32 $dstle */
  523. {
  524. BPF_INSN_NEG32LE, "neg32le", "neg32", 64,
  525. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  526. },
  527. /* mov $dstle,$imm32 */
  528. {
  529. BPF_INSN_MOVILE, "movile", "mov", 64,
  530. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  531. },
  532. /* mov $dstle,$srcle */
  533. {
  534. BPF_INSN_MOVRLE, "movrle", "mov", 64,
  535. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  536. },
  537. /* mov32 $dstle,$imm32 */
  538. {
  539. BPF_INSN_MOV32ILE, "mov32ile", "mov32", 64,
  540. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  541. },
  542. /* mov32 $dstle,$srcle */
  543. {
  544. BPF_INSN_MOV32RLE, "mov32rle", "mov32", 64,
  545. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  546. },
  547. /* add $dstbe,$imm32 */
  548. {
  549. BPF_INSN_ADDIBE, "addibe", "add", 64,
  550. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  551. },
  552. /* add $dstbe,$srcbe */
  553. {
  554. BPF_INSN_ADDRBE, "addrbe", "add", 64,
  555. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  556. },
  557. /* add32 $dstbe,$imm32 */
  558. {
  559. BPF_INSN_ADD32IBE, "add32ibe", "add32", 64,
  560. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  561. },
  562. /* add32 $dstbe,$srcbe */
  563. {
  564. BPF_INSN_ADD32RBE, "add32rbe", "add32", 64,
  565. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  566. },
  567. /* sub $dstbe,$imm32 */
  568. {
  569. BPF_INSN_SUBIBE, "subibe", "sub", 64,
  570. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  571. },
  572. /* sub $dstbe,$srcbe */
  573. {
  574. BPF_INSN_SUBRBE, "subrbe", "sub", 64,
  575. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  576. },
  577. /* sub32 $dstbe,$imm32 */
  578. {
  579. BPF_INSN_SUB32IBE, "sub32ibe", "sub32", 64,
  580. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  581. },
  582. /* sub32 $dstbe,$srcbe */
  583. {
  584. BPF_INSN_SUB32RBE, "sub32rbe", "sub32", 64,
  585. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  586. },
  587. /* mul $dstbe,$imm32 */
  588. {
  589. BPF_INSN_MULIBE, "mulibe", "mul", 64,
  590. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  591. },
  592. /* mul $dstbe,$srcbe */
  593. {
  594. BPF_INSN_MULRBE, "mulrbe", "mul", 64,
  595. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  596. },
  597. /* mul32 $dstbe,$imm32 */
  598. {
  599. BPF_INSN_MUL32IBE, "mul32ibe", "mul32", 64,
  600. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  601. },
  602. /* mul32 $dstbe,$srcbe */
  603. {
  604. BPF_INSN_MUL32RBE, "mul32rbe", "mul32", 64,
  605. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  606. },
  607. /* div $dstbe,$imm32 */
  608. {
  609. BPF_INSN_DIVIBE, "divibe", "div", 64,
  610. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  611. },
  612. /* div $dstbe,$srcbe */
  613. {
  614. BPF_INSN_DIVRBE, "divrbe", "div", 64,
  615. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  616. },
  617. /* div32 $dstbe,$imm32 */
  618. {
  619. BPF_INSN_DIV32IBE, "div32ibe", "div32", 64,
  620. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  621. },
  622. /* div32 $dstbe,$srcbe */
  623. {
  624. BPF_INSN_DIV32RBE, "div32rbe", "div32", 64,
  625. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  626. },
  627. /* or $dstbe,$imm32 */
  628. {
  629. BPF_INSN_ORIBE, "oribe", "or", 64,
  630. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  631. },
  632. /* or $dstbe,$srcbe */
  633. {
  634. BPF_INSN_ORRBE, "orrbe", "or", 64,
  635. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  636. },
  637. /* or32 $dstbe,$imm32 */
  638. {
  639. BPF_INSN_OR32IBE, "or32ibe", "or32", 64,
  640. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  641. },
  642. /* or32 $dstbe,$srcbe */
  643. {
  644. BPF_INSN_OR32RBE, "or32rbe", "or32", 64,
  645. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  646. },
  647. /* and $dstbe,$imm32 */
  648. {
  649. BPF_INSN_ANDIBE, "andibe", "and", 64,
  650. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  651. },
  652. /* and $dstbe,$srcbe */
  653. {
  654. BPF_INSN_ANDRBE, "andrbe", "and", 64,
  655. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  656. },
  657. /* and32 $dstbe,$imm32 */
  658. {
  659. BPF_INSN_AND32IBE, "and32ibe", "and32", 64,
  660. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  661. },
  662. /* and32 $dstbe,$srcbe */
  663. {
  664. BPF_INSN_AND32RBE, "and32rbe", "and32", 64,
  665. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  666. },
  667. /* lsh $dstbe,$imm32 */
  668. {
  669. BPF_INSN_LSHIBE, "lshibe", "lsh", 64,
  670. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  671. },
  672. /* lsh $dstbe,$srcbe */
  673. {
  674. BPF_INSN_LSHRBE, "lshrbe", "lsh", 64,
  675. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  676. },
  677. /* lsh32 $dstbe,$imm32 */
  678. {
  679. BPF_INSN_LSH32IBE, "lsh32ibe", "lsh32", 64,
  680. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  681. },
  682. /* lsh32 $dstbe,$srcbe */
  683. {
  684. BPF_INSN_LSH32RBE, "lsh32rbe", "lsh32", 64,
  685. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  686. },
  687. /* rsh $dstbe,$imm32 */
  688. {
  689. BPF_INSN_RSHIBE, "rshibe", "rsh", 64,
  690. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  691. },
  692. /* rsh $dstbe,$srcbe */
  693. {
  694. BPF_INSN_RSHRBE, "rshrbe", "rsh", 64,
  695. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  696. },
  697. /* rsh32 $dstbe,$imm32 */
  698. {
  699. BPF_INSN_RSH32IBE, "rsh32ibe", "rsh32", 64,
  700. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  701. },
  702. /* rsh32 $dstbe,$srcbe */
  703. {
  704. BPF_INSN_RSH32RBE, "rsh32rbe", "rsh32", 64,
  705. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  706. },
  707. /* mod $dstbe,$imm32 */
  708. {
  709. BPF_INSN_MODIBE, "modibe", "mod", 64,
  710. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  711. },
  712. /* mod $dstbe,$srcbe */
  713. {
  714. BPF_INSN_MODRBE, "modrbe", "mod", 64,
  715. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  716. },
  717. /* mod32 $dstbe,$imm32 */
  718. {
  719. BPF_INSN_MOD32IBE, "mod32ibe", "mod32", 64,
  720. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  721. },
  722. /* mod32 $dstbe,$srcbe */
  723. {
  724. BPF_INSN_MOD32RBE, "mod32rbe", "mod32", 64,
  725. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  726. },
  727. /* xor $dstbe,$imm32 */
  728. {
  729. BPF_INSN_XORIBE, "xoribe", "xor", 64,
  730. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  731. },
  732. /* xor $dstbe,$srcbe */
  733. {
  734. BPF_INSN_XORRBE, "xorrbe", "xor", 64,
  735. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  736. },
  737. /* xor32 $dstbe,$imm32 */
  738. {
  739. BPF_INSN_XOR32IBE, "xor32ibe", "xor32", 64,
  740. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  741. },
  742. /* xor32 $dstbe,$srcbe */
  743. {
  744. BPF_INSN_XOR32RBE, "xor32rbe", "xor32", 64,
  745. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  746. },
  747. /* arsh $dstbe,$imm32 */
  748. {
  749. BPF_INSN_ARSHIBE, "arshibe", "arsh", 64,
  750. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  751. },
  752. /* arsh $dstbe,$srcbe */
  753. {
  754. BPF_INSN_ARSHRBE, "arshrbe", "arsh", 64,
  755. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  756. },
  757. /* arsh32 $dstbe,$imm32 */
  758. {
  759. BPF_INSN_ARSH32IBE, "arsh32ibe", "arsh32", 64,
  760. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  761. },
  762. /* arsh32 $dstbe,$srcbe */
  763. {
  764. BPF_INSN_ARSH32RBE, "arsh32rbe", "arsh32", 64,
  765. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  766. },
  767. /* sdiv $dstbe,$imm32 */
  768. {
  769. BPF_INSN_SDIVIBE, "sdivibe", "sdiv", 64,
  770. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } } } }
  771. },
  772. /* sdiv $dstbe,$srcbe */
  773. {
  774. BPF_INSN_SDIVRBE, "sdivrbe", "sdiv", 64,
  775. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } } } }
  776. },
  777. /* sdiv32 $dstbe,$imm32 */
  778. {
  779. BPF_INSN_SDIV32IBE, "sdiv32ibe", "sdiv32", 64,
  780. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } } } }
  781. },
  782. /* sdiv32 $dstbe,$srcbe */
  783. {
  784. BPF_INSN_SDIV32RBE, "sdiv32rbe", "sdiv32", 64,
  785. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } } } }
  786. },
  787. /* smod $dstbe,$imm32 */
  788. {
  789. BPF_INSN_SMODIBE, "smodibe", "smod", 64,
  790. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } } } }
  791. },
  792. /* smod $dstbe,$srcbe */
  793. {
  794. BPF_INSN_SMODRBE, "smodrbe", "smod", 64,
  795. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } } } }
  796. },
  797. /* smod32 $dstbe,$imm32 */
  798. {
  799. BPF_INSN_SMOD32IBE, "smod32ibe", "smod32", 64,
  800. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } } } }
  801. },
  802. /* smod32 $dstbe,$srcbe */
  803. {
  804. BPF_INSN_SMOD32RBE, "smod32rbe", "smod32", 64,
  805. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } } } }
  806. },
  807. /* neg $dstbe */
  808. {
  809. BPF_INSN_NEGBE, "negbe", "neg", 64,
  810. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  811. },
  812. /* neg32 $dstbe */
  813. {
  814. BPF_INSN_NEG32BE, "neg32be", "neg32", 64,
  815. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  816. },
  817. /* mov $dstbe,$imm32 */
  818. {
  819. BPF_INSN_MOVIBE, "movibe", "mov", 64,
  820. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  821. },
  822. /* mov $dstbe,$srcbe */
  823. {
  824. BPF_INSN_MOVRBE, "movrbe", "mov", 64,
  825. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  826. },
  827. /* mov32 $dstbe,$imm32 */
  828. {
  829. BPF_INSN_MOV32IBE, "mov32ibe", "mov32", 64,
  830. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  831. },
  832. /* mov32 $dstbe,$srcbe */
  833. {
  834. BPF_INSN_MOV32RBE, "mov32rbe", "mov32", 64,
  835. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  836. },
  837. /* endle $dstle,$endsize */
  838. {
  839. BPF_INSN_ENDLELE, "endlele", "endle", 64,
  840. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  841. },
  842. /* endbe $dstle,$endsize */
  843. {
  844. BPF_INSN_ENDBELE, "endbele", "endbe", 64,
  845. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  846. },
  847. /* endle $dstbe,$endsize */
  848. {
  849. BPF_INSN_ENDLEBE, "endlebe", "endle", 64,
  850. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  851. },
  852. /* endbe $dstbe,$endsize */
  853. {
  854. BPF_INSN_ENDBEBE, "endbebe", "endbe", 64,
  855. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  856. },
  857. /* lddw $dstle,$imm64 */
  858. {
  859. BPF_INSN_LDDWLE, "lddwle", "lddw", 128,
  860. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  861. },
  862. /* lddw $dstbe,$imm64 */
  863. {
  864. BPF_INSN_LDDWBE, "lddwbe", "lddw", 128,
  865. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  866. },
  867. /* ldabsw $imm32 */
  868. {
  869. BPF_INSN_LDABSW, "ldabsw", "ldabsw", 64,
  870. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xf0" } } } }
  871. },
  872. /* ldabsh $imm32 */
  873. {
  874. BPF_INSN_LDABSH, "ldabsh", "ldabsh", 64,
  875. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xf0" } } } }
  876. },
  877. /* ldabsb $imm32 */
  878. {
  879. BPF_INSN_LDABSB, "ldabsb", "ldabsb", 64,
  880. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xf0" } } } }
  881. },
  882. /* ldabsdw $imm32 */
  883. {
  884. BPF_INSN_LDABSDW, "ldabsdw", "ldabsdw", 64,
  885. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xf0" } } } }
  886. },
  887. /* ldindw $srcle,$imm32 */
  888. {
  889. BPF_INSN_LDINDWLE, "ldindwle", "ldindw", 64,
  890. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  891. },
  892. /* ldindh $srcle,$imm32 */
  893. {
  894. BPF_INSN_LDINDHLE, "ldindhle", "ldindh", 64,
  895. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  896. },
  897. /* ldindb $srcle,$imm32 */
  898. {
  899. BPF_INSN_LDINDBLE, "ldindble", "ldindb", 64,
  900. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  901. },
  902. /* ldinddw $srcle,$imm32 */
  903. {
  904. BPF_INSN_LDINDDWLE, "ldinddwle", "ldinddw", 64,
  905. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  906. },
  907. /* ldindw $srcbe,$imm32 */
  908. {
  909. BPF_INSN_LDINDWBE, "ldindwbe", "ldindw", 64,
  910. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  911. },
  912. /* ldindh $srcbe,$imm32 */
  913. {
  914. BPF_INSN_LDINDHBE, "ldindhbe", "ldindh", 64,
  915. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  916. },
  917. /* ldindb $srcbe,$imm32 */
  918. {
  919. BPF_INSN_LDINDBBE, "ldindbbe", "ldindb", 64,
  920. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  921. },
  922. /* ldinddw $srcbe,$imm32 */
  923. {
  924. BPF_INSN_LDINDDWBE, "ldinddwbe", "ldinddw", 64,
  925. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  926. },
  927. /* ldxw $dstle,[$srcle+$offset16] */
  928. {
  929. BPF_INSN_LDXWLE, "ldxwle", "ldxw", 64,
  930. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  931. },
  932. /* ldxh $dstle,[$srcle+$offset16] */
  933. {
  934. BPF_INSN_LDXHLE, "ldxhle", "ldxh", 64,
  935. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  936. },
  937. /* ldxb $dstle,[$srcle+$offset16] */
  938. {
  939. BPF_INSN_LDXBLE, "ldxble", "ldxb", 64,
  940. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  941. },
  942. /* ldxdw $dstle,[$srcle+$offset16] */
  943. {
  944. BPF_INSN_LDXDWLE, "ldxdwle", "ldxdw", 64,
  945. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  946. },
  947. /* stxw [$dstle+$offset16],$srcle */
  948. {
  949. BPF_INSN_STXWLE, "stxwle", "stxw", 64,
  950. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  951. },
  952. /* stxh [$dstle+$offset16],$srcle */
  953. {
  954. BPF_INSN_STXHLE, "stxhle", "stxh", 64,
  955. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  956. },
  957. /* stxb [$dstle+$offset16],$srcle */
  958. {
  959. BPF_INSN_STXBLE, "stxble", "stxb", 64,
  960. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  961. },
  962. /* stxdw [$dstle+$offset16],$srcle */
  963. {
  964. BPF_INSN_STXDWLE, "stxdwle", "stxdw", 64,
  965. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  966. },
  967. /* ldxw $dstbe,[$srcbe+$offset16] */
  968. {
  969. BPF_INSN_LDXWBE, "ldxwbe", "ldxw", 64,
  970. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  971. },
  972. /* ldxh $dstbe,[$srcbe+$offset16] */
  973. {
  974. BPF_INSN_LDXHBE, "ldxhbe", "ldxh", 64,
  975. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  976. },
  977. /* ldxb $dstbe,[$srcbe+$offset16] */
  978. {
  979. BPF_INSN_LDXBBE, "ldxbbe", "ldxb", 64,
  980. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  981. },
  982. /* ldxdw $dstbe,[$srcbe+$offset16] */
  983. {
  984. BPF_INSN_LDXDWBE, "ldxdwbe", "ldxdw", 64,
  985. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  986. },
  987. /* stxw [$dstbe+$offset16],$srcbe */
  988. {
  989. BPF_INSN_STXWBE, "stxwbe", "stxw", 64,
  990. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  991. },
  992. /* stxh [$dstbe+$offset16],$srcbe */
  993. {
  994. BPF_INSN_STXHBE, "stxhbe", "stxh", 64,
  995. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  996. },
  997. /* stxb [$dstbe+$offset16],$srcbe */
  998. {
  999. BPF_INSN_STXBBE, "stxbbe", "stxb", 64,
  1000. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1001. },
  1002. /* stxdw [$dstbe+$offset16],$srcbe */
  1003. {
  1004. BPF_INSN_STXDWBE, "stxdwbe", "stxdw", 64,
  1005. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1006. },
  1007. /* stb [$dstle+$offset16],$imm32 */
  1008. {
  1009. BPF_INSN_STBLE, "stble", "stb", 64,
  1010. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1011. },
  1012. /* sth [$dstle+$offset16],$imm32 */
  1013. {
  1014. BPF_INSN_STHLE, "sthle", "sth", 64,
  1015. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1016. },
  1017. /* stw [$dstle+$offset16],$imm32 */
  1018. {
  1019. BPF_INSN_STWLE, "stwle", "stw", 64,
  1020. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1021. },
  1022. /* stdw [$dstle+$offset16],$imm32 */
  1023. {
  1024. BPF_INSN_STDWLE, "stdwle", "stdw", 64,
  1025. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1026. },
  1027. /* stb [$dstbe+$offset16],$imm32 */
  1028. {
  1029. BPF_INSN_STBBE, "stbbe", "stb", 64,
  1030. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1031. },
  1032. /* sth [$dstbe+$offset16],$imm32 */
  1033. {
  1034. BPF_INSN_STHBE, "sthbe", "sth", 64,
  1035. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1036. },
  1037. /* stw [$dstbe+$offset16],$imm32 */
  1038. {
  1039. BPF_INSN_STWBE, "stwbe", "stw", 64,
  1040. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1041. },
  1042. /* stdw [$dstbe+$offset16],$imm32 */
  1043. {
  1044. BPF_INSN_STDWBE, "stdwbe", "stdw", 64,
  1045. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1046. },
  1047. /* jeq $dstle,$imm32,$disp16 */
  1048. {
  1049. BPF_INSN_JEQILE, "jeqile", "jeq", 64,
  1050. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1051. },
  1052. /* jeq $dstle,$srcle,$disp16 */
  1053. {
  1054. BPF_INSN_JEQRLE, "jeqrle", "jeq", 64,
  1055. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1056. },
  1057. /* jeq32 $dstle,$imm32,$disp16 */
  1058. {
  1059. BPF_INSN_JEQ32ILE, "jeq32ile", "jeq32", 64,
  1060. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1061. },
  1062. /* jeq32 $dstle,$srcle,$disp16 */
  1063. {
  1064. BPF_INSN_JEQ32RLE, "jeq32rle", "jeq32", 64,
  1065. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1066. },
  1067. /* jgt $dstle,$imm32,$disp16 */
  1068. {
  1069. BPF_INSN_JGTILE, "jgtile", "jgt", 64,
  1070. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1071. },
  1072. /* jgt $dstle,$srcle,$disp16 */
  1073. {
  1074. BPF_INSN_JGTRLE, "jgtrle", "jgt", 64,
  1075. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1076. },
  1077. /* jgt32 $dstle,$imm32,$disp16 */
  1078. {
  1079. BPF_INSN_JGT32ILE, "jgt32ile", "jgt32", 64,
  1080. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1081. },
  1082. /* jgt32 $dstle,$srcle,$disp16 */
  1083. {
  1084. BPF_INSN_JGT32RLE, "jgt32rle", "jgt32", 64,
  1085. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1086. },
  1087. /* jge $dstle,$imm32,$disp16 */
  1088. {
  1089. BPF_INSN_JGEILE, "jgeile", "jge", 64,
  1090. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1091. },
  1092. /* jge $dstle,$srcle,$disp16 */
  1093. {
  1094. BPF_INSN_JGERLE, "jgerle", "jge", 64,
  1095. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1096. },
  1097. /* jge32 $dstle,$imm32,$disp16 */
  1098. {
  1099. BPF_INSN_JGE32ILE, "jge32ile", "jge32", 64,
  1100. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1101. },
  1102. /* jge32 $dstle,$srcle,$disp16 */
  1103. {
  1104. BPF_INSN_JGE32RLE, "jge32rle", "jge32", 64,
  1105. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1106. },
  1107. /* jlt $dstle,$imm32,$disp16 */
  1108. {
  1109. BPF_INSN_JLTILE, "jltile", "jlt", 64,
  1110. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1111. },
  1112. /* jlt $dstle,$srcle,$disp16 */
  1113. {
  1114. BPF_INSN_JLTRLE, "jltrle", "jlt", 64,
  1115. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1116. },
  1117. /* jlt32 $dstle,$imm32,$disp16 */
  1118. {
  1119. BPF_INSN_JLT32ILE, "jlt32ile", "jlt32", 64,
  1120. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1121. },
  1122. /* jlt32 $dstle,$srcle,$disp16 */
  1123. {
  1124. BPF_INSN_JLT32RLE, "jlt32rle", "jlt32", 64,
  1125. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1126. },
  1127. /* jle $dstle,$imm32,$disp16 */
  1128. {
  1129. BPF_INSN_JLEILE, "jleile", "jle", 64,
  1130. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1131. },
  1132. /* jle $dstle,$srcle,$disp16 */
  1133. {
  1134. BPF_INSN_JLERLE, "jlerle", "jle", 64,
  1135. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1136. },
  1137. /* jle32 $dstle,$imm32,$disp16 */
  1138. {
  1139. BPF_INSN_JLE32ILE, "jle32ile", "jle32", 64,
  1140. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1141. },
  1142. /* jle32 $dstle,$srcle,$disp16 */
  1143. {
  1144. BPF_INSN_JLE32RLE, "jle32rle", "jle32", 64,
  1145. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1146. },
  1147. /* jset $dstle,$imm32,$disp16 */
  1148. {
  1149. BPF_INSN_JSETILE, "jsetile", "jset", 64,
  1150. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1151. },
  1152. /* jset $dstle,$srcle,$disp16 */
  1153. {
  1154. BPF_INSN_JSETRLE, "jsetrle", "jset", 64,
  1155. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1156. },
  1157. /* jset32 $dstle,$imm32,$disp16 */
  1158. {
  1159. BPF_INSN_JSET32ILE, "jset32ile", "jset32", 64,
  1160. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1161. },
  1162. /* jset32 $dstle,$srcle,$disp16 */
  1163. {
  1164. BPF_INSN_JSET32RLE, "jset32rle", "jset32", 64,
  1165. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1166. },
  1167. /* jne $dstle,$imm32,$disp16 */
  1168. {
  1169. BPF_INSN_JNEILE, "jneile", "jne", 64,
  1170. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1171. },
  1172. /* jne $dstle,$srcle,$disp16 */
  1173. {
  1174. BPF_INSN_JNERLE, "jnerle", "jne", 64,
  1175. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1176. },
  1177. /* jne32 $dstle,$imm32,$disp16 */
  1178. {
  1179. BPF_INSN_JNE32ILE, "jne32ile", "jne32", 64,
  1180. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1181. },
  1182. /* jne32 $dstle,$srcle,$disp16 */
  1183. {
  1184. BPF_INSN_JNE32RLE, "jne32rle", "jne32", 64,
  1185. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1186. },
  1187. /* jsgt $dstle,$imm32,$disp16 */
  1188. {
  1189. BPF_INSN_JSGTILE, "jsgtile", "jsgt", 64,
  1190. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1191. },
  1192. /* jsgt $dstle,$srcle,$disp16 */
  1193. {
  1194. BPF_INSN_JSGTRLE, "jsgtrle", "jsgt", 64,
  1195. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1196. },
  1197. /* jsgt32 $dstle,$imm32,$disp16 */
  1198. {
  1199. BPF_INSN_JSGT32ILE, "jsgt32ile", "jsgt32", 64,
  1200. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1201. },
  1202. /* jsgt32 $dstle,$srcle,$disp16 */
  1203. {
  1204. BPF_INSN_JSGT32RLE, "jsgt32rle", "jsgt32", 64,
  1205. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1206. },
  1207. /* jsge $dstle,$imm32,$disp16 */
  1208. {
  1209. BPF_INSN_JSGEILE, "jsgeile", "jsge", 64,
  1210. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1211. },
  1212. /* jsge $dstle,$srcle,$disp16 */
  1213. {
  1214. BPF_INSN_JSGERLE, "jsgerle", "jsge", 64,
  1215. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1216. },
  1217. /* jsge32 $dstle,$imm32,$disp16 */
  1218. {
  1219. BPF_INSN_JSGE32ILE, "jsge32ile", "jsge32", 64,
  1220. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1221. },
  1222. /* jsge32 $dstle,$srcle,$disp16 */
  1223. {
  1224. BPF_INSN_JSGE32RLE, "jsge32rle", "jsge32", 64,
  1225. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1226. },
  1227. /* jslt $dstle,$imm32,$disp16 */
  1228. {
  1229. BPF_INSN_JSLTILE, "jsltile", "jslt", 64,
  1230. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1231. },
  1232. /* jslt $dstle,$srcle,$disp16 */
  1233. {
  1234. BPF_INSN_JSLTRLE, "jsltrle", "jslt", 64,
  1235. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1236. },
  1237. /* jslt32 $dstle,$imm32,$disp16 */
  1238. {
  1239. BPF_INSN_JSLT32ILE, "jslt32ile", "jslt32", 64,
  1240. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1241. },
  1242. /* jslt32 $dstle,$srcle,$disp16 */
  1243. {
  1244. BPF_INSN_JSLT32RLE, "jslt32rle", "jslt32", 64,
  1245. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1246. },
  1247. /* jsle $dstle,$imm32,$disp16 */
  1248. {
  1249. BPF_INSN_JSLEILE, "jsleile", "jsle", 64,
  1250. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1251. },
  1252. /* jsle $dstle,$srcle,$disp16 */
  1253. {
  1254. BPF_INSN_JSLERLE, "jslerle", "jsle", 64,
  1255. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1256. },
  1257. /* jsle32 $dstle,$imm32,$disp16 */
  1258. {
  1259. BPF_INSN_JSLE32ILE, "jsle32ile", "jsle32", 64,
  1260. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1261. },
  1262. /* jsle32 $dstle,$srcle,$disp16 */
  1263. {
  1264. BPF_INSN_JSLE32RLE, "jsle32rle", "jsle32", 64,
  1265. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1266. },
  1267. /* jeq $dstbe,$imm32,$disp16 */
  1268. {
  1269. BPF_INSN_JEQIBE, "jeqibe", "jeq", 64,
  1270. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1271. },
  1272. /* jeq $dstbe,$srcbe,$disp16 */
  1273. {
  1274. BPF_INSN_JEQRBE, "jeqrbe", "jeq", 64,
  1275. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1276. },
  1277. /* jeq32 $dstbe,$imm32,$disp16 */
  1278. {
  1279. BPF_INSN_JEQ32IBE, "jeq32ibe", "jeq32", 64,
  1280. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1281. },
  1282. /* jeq32 $dstbe,$srcbe,$disp16 */
  1283. {
  1284. BPF_INSN_JEQ32RBE, "jeq32rbe", "jeq32", 64,
  1285. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1286. },
  1287. /* jgt $dstbe,$imm32,$disp16 */
  1288. {
  1289. BPF_INSN_JGTIBE, "jgtibe", "jgt", 64,
  1290. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1291. },
  1292. /* jgt $dstbe,$srcbe,$disp16 */
  1293. {
  1294. BPF_INSN_JGTRBE, "jgtrbe", "jgt", 64,
  1295. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1296. },
  1297. /* jgt32 $dstbe,$imm32,$disp16 */
  1298. {
  1299. BPF_INSN_JGT32IBE, "jgt32ibe", "jgt32", 64,
  1300. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1301. },
  1302. /* jgt32 $dstbe,$srcbe,$disp16 */
  1303. {
  1304. BPF_INSN_JGT32RBE, "jgt32rbe", "jgt32", 64,
  1305. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1306. },
  1307. /* jge $dstbe,$imm32,$disp16 */
  1308. {
  1309. BPF_INSN_JGEIBE, "jgeibe", "jge", 64,
  1310. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1311. },
  1312. /* jge $dstbe,$srcbe,$disp16 */
  1313. {
  1314. BPF_INSN_JGERBE, "jgerbe", "jge", 64,
  1315. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1316. },
  1317. /* jge32 $dstbe,$imm32,$disp16 */
  1318. {
  1319. BPF_INSN_JGE32IBE, "jge32ibe", "jge32", 64,
  1320. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1321. },
  1322. /* jge32 $dstbe,$srcbe,$disp16 */
  1323. {
  1324. BPF_INSN_JGE32RBE, "jge32rbe", "jge32", 64,
  1325. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1326. },
  1327. /* jlt $dstbe,$imm32,$disp16 */
  1328. {
  1329. BPF_INSN_JLTIBE, "jltibe", "jlt", 64,
  1330. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1331. },
  1332. /* jlt $dstbe,$srcbe,$disp16 */
  1333. {
  1334. BPF_INSN_JLTRBE, "jltrbe", "jlt", 64,
  1335. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1336. },
  1337. /* jlt32 $dstbe,$imm32,$disp16 */
  1338. {
  1339. BPF_INSN_JLT32IBE, "jlt32ibe", "jlt32", 64,
  1340. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1341. },
  1342. /* jlt32 $dstbe,$srcbe,$disp16 */
  1343. {
  1344. BPF_INSN_JLT32RBE, "jlt32rbe", "jlt32", 64,
  1345. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1346. },
  1347. /* jle $dstbe,$imm32,$disp16 */
  1348. {
  1349. BPF_INSN_JLEIBE, "jleibe", "jle", 64,
  1350. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1351. },
  1352. /* jle $dstbe,$srcbe,$disp16 */
  1353. {
  1354. BPF_INSN_JLERBE, "jlerbe", "jle", 64,
  1355. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1356. },
  1357. /* jle32 $dstbe,$imm32,$disp16 */
  1358. {
  1359. BPF_INSN_JLE32IBE, "jle32ibe", "jle32", 64,
  1360. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1361. },
  1362. /* jle32 $dstbe,$srcbe,$disp16 */
  1363. {
  1364. BPF_INSN_JLE32RBE, "jle32rbe", "jle32", 64,
  1365. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1366. },
  1367. /* jset $dstbe,$imm32,$disp16 */
  1368. {
  1369. BPF_INSN_JSETIBE, "jsetibe", "jset", 64,
  1370. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1371. },
  1372. /* jset $dstbe,$srcbe,$disp16 */
  1373. {
  1374. BPF_INSN_JSETRBE, "jsetrbe", "jset", 64,
  1375. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1376. },
  1377. /* jset32 $dstbe,$imm32,$disp16 */
  1378. {
  1379. BPF_INSN_JSET32IBE, "jset32ibe", "jset32", 64,
  1380. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1381. },
  1382. /* jset32 $dstbe,$srcbe,$disp16 */
  1383. {
  1384. BPF_INSN_JSET32RBE, "jset32rbe", "jset32", 64,
  1385. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1386. },
  1387. /* jne $dstbe,$imm32,$disp16 */
  1388. {
  1389. BPF_INSN_JNEIBE, "jneibe", "jne", 64,
  1390. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1391. },
  1392. /* jne $dstbe,$srcbe,$disp16 */
  1393. {
  1394. BPF_INSN_JNERBE, "jnerbe", "jne", 64,
  1395. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1396. },
  1397. /* jne32 $dstbe,$imm32,$disp16 */
  1398. {
  1399. BPF_INSN_JNE32IBE, "jne32ibe", "jne32", 64,
  1400. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1401. },
  1402. /* jne32 $dstbe,$srcbe,$disp16 */
  1403. {
  1404. BPF_INSN_JNE32RBE, "jne32rbe", "jne32", 64,
  1405. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1406. },
  1407. /* jsgt $dstbe,$imm32,$disp16 */
  1408. {
  1409. BPF_INSN_JSGTIBE, "jsgtibe", "jsgt", 64,
  1410. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1411. },
  1412. /* jsgt $dstbe,$srcbe,$disp16 */
  1413. {
  1414. BPF_INSN_JSGTRBE, "jsgtrbe", "jsgt", 64,
  1415. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1416. },
  1417. /* jsgt32 $dstbe,$imm32,$disp16 */
  1418. {
  1419. BPF_INSN_JSGT32IBE, "jsgt32ibe", "jsgt32", 64,
  1420. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1421. },
  1422. /* jsgt32 $dstbe,$srcbe,$disp16 */
  1423. {
  1424. BPF_INSN_JSGT32RBE, "jsgt32rbe", "jsgt32", 64,
  1425. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1426. },
  1427. /* jsge $dstbe,$imm32,$disp16 */
  1428. {
  1429. BPF_INSN_JSGEIBE, "jsgeibe", "jsge", 64,
  1430. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1431. },
  1432. /* jsge $dstbe,$srcbe,$disp16 */
  1433. {
  1434. BPF_INSN_JSGERBE, "jsgerbe", "jsge", 64,
  1435. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1436. },
  1437. /* jsge32 $dstbe,$imm32,$disp16 */
  1438. {
  1439. BPF_INSN_JSGE32IBE, "jsge32ibe", "jsge32", 64,
  1440. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1441. },
  1442. /* jsge32 $dstbe,$srcbe,$disp16 */
  1443. {
  1444. BPF_INSN_JSGE32RBE, "jsge32rbe", "jsge32", 64,
  1445. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1446. },
  1447. /* jslt $dstbe,$imm32,$disp16 */
  1448. {
  1449. BPF_INSN_JSLTIBE, "jsltibe", "jslt", 64,
  1450. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1451. },
  1452. /* jslt $dstbe,$srcbe,$disp16 */
  1453. {
  1454. BPF_INSN_JSLTRBE, "jsltrbe", "jslt", 64,
  1455. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1456. },
  1457. /* jslt32 $dstbe,$imm32,$disp16 */
  1458. {
  1459. BPF_INSN_JSLT32IBE, "jslt32ibe", "jslt32", 64,
  1460. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1461. },
  1462. /* jslt32 $dstbe,$srcbe,$disp16 */
  1463. {
  1464. BPF_INSN_JSLT32RBE, "jslt32rbe", "jslt32", 64,
  1465. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1466. },
  1467. /* jsle $dstbe,$imm32,$disp16 */
  1468. {
  1469. BPF_INSN_JSLEIBE, "jsleibe", "jsle", 64,
  1470. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1471. },
  1472. /* jsle $dstbe,$srcbe,$disp16 */
  1473. {
  1474. BPF_INSN_JSLERBE, "jslerbe", "jsle", 64,
  1475. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1476. },
  1477. /* jsle32 $dstbe,$imm32,$disp16 */
  1478. {
  1479. BPF_INSN_JSLE32IBE, "jsle32ibe", "jsle32", 64,
  1480. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1481. },
  1482. /* jsle32 $dstbe,$srcbe,$disp16 */
  1483. {
  1484. BPF_INSN_JSLE32RBE, "jsle32rbe", "jsle32", 64,
  1485. { 0|A(COND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1486. },
  1487. /* call $disp32 */
  1488. {
  1489. BPF_INSN_CALLLE, "callle", "call", 64,
  1490. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1491. },
  1492. /* call $disp32 */
  1493. {
  1494. BPF_INSN_CALLBE, "callbe", "call", 64,
  1495. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1496. },
  1497. /* call $dstle */
  1498. {
  1499. BPF_INSN_CALLRLE, "callrle", "call", 64,
  1500. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x20" } } } }
  1501. },
  1502. /* call $dstbe */
  1503. {
  1504. BPF_INSN_CALLRBE, "callrbe", "call", 64,
  1505. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x10" } } } }
  1506. },
  1507. /* ja $disp16 */
  1508. {
  1509. BPF_INSN_JA, "ja", "ja", 64,
  1510. { 0|A(UNCOND_CTI), { { { (1<<MACH_BASE), 0 } }, { { 1, "\xf0" } } } }
  1511. },
  1512. /* exit */
  1513. {
  1514. BPF_INSN_EXIT, "exit", "exit", 64,
  1515. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xf0" } } } }
  1516. },
  1517. /* xadddw [$dstle+$offset16],$srcle */
  1518. {
  1519. BPF_INSN_XADDDWLE, "xadddwle", "xadddw", 64,
  1520. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1521. },
  1522. /* xaddw [$dstle+$offset16],$srcle */
  1523. {
  1524. BPF_INSN_XADDWLE, "xaddwle", "xaddw", 64,
  1525. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xa0" } } } }
  1526. },
  1527. /* xadddw [$dstbe+$offset16],$srcbe */
  1528. {
  1529. BPF_INSN_XADDDWBE, "xadddwbe", "xadddw", 64,
  1530. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1531. },
  1532. /* xaddw [$dstbe+$offset16],$srcbe */
  1533. {
  1534. BPF_INSN_XADDWBE, "xaddwbe", "xaddw", 64,
  1535. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\x50" } } } }
  1536. },
  1537. /* brkpt */
  1538. {
  1539. BPF_INSN_BRKPT, "brkpt", "brkpt", 64,
  1540. { 0, { { { (1<<MACH_BASE), 0 } }, { { 1, "\xf0" } } } }
  1541. },
  1542. };
  1543. #undef OP
  1544. #undef A
  1545. /* Initialize anything needed to be done once, before any cpu_open call. */
  1546. static void
  1547. init_tables (void)
  1548. {
  1549. }
  1550. #ifndef opcodes_error_handler
  1551. #define opcodes_error_handler(...) \
  1552. fprintf (stderr, __VA_ARGS__); fputc ('\n', stderr)
  1553. #endif
  1554. static const CGEN_MACH * lookup_mach_via_bfd_name (const CGEN_MACH *, const char *);
  1555. static void build_hw_table (CGEN_CPU_TABLE *);
  1556. static void build_ifield_table (CGEN_CPU_TABLE *);
  1557. static void build_operand_table (CGEN_CPU_TABLE *);
  1558. static void build_insn_table (CGEN_CPU_TABLE *);
  1559. static void bpf_cgen_rebuild_tables (CGEN_CPU_TABLE *);
  1560. /* Subroutine of bpf_cgen_cpu_open to look up a mach via its bfd name. */
  1561. static const CGEN_MACH *
  1562. lookup_mach_via_bfd_name (const CGEN_MACH *table, const char *name)
  1563. {
  1564. while (table->name)
  1565. {
  1566. if (strcmp (name, table->bfd_name) == 0)
  1567. return table;
  1568. ++table;
  1569. }
  1570. return NULL;
  1571. }
  1572. /* Subroutine of bpf_cgen_cpu_open to build the hardware table. */
  1573. static void
  1574. build_hw_table (CGEN_CPU_TABLE *cd)
  1575. {
  1576. int i;
  1577. int machs = cd->machs;
  1578. const CGEN_HW_ENTRY *init = & bpf_cgen_hw_table[0];
  1579. /* MAX_HW is only an upper bound on the number of selected entries.
  1580. However each entry is indexed by it's enum so there can be holes in
  1581. the table. */
  1582. const CGEN_HW_ENTRY **selected =
  1583. (const CGEN_HW_ENTRY **) xmalloc (MAX_HW * sizeof (CGEN_HW_ENTRY *));
  1584. cd->hw_table.init_entries = init;
  1585. cd->hw_table.entry_size = sizeof (CGEN_HW_ENTRY);
  1586. memset (selected, 0, MAX_HW * sizeof (CGEN_HW_ENTRY *));
  1587. /* ??? For now we just use machs to determine which ones we want. */
  1588. for (i = 0; init[i].name != NULL; ++i)
  1589. if (CGEN_HW_ATTR_VALUE (&init[i], CGEN_HW_MACH)
  1590. & machs)
  1591. selected[init[i].type] = &init[i];
  1592. cd->hw_table.entries = selected;
  1593. cd->hw_table.num_entries = MAX_HW;
  1594. }
  1595. /* Subroutine of bpf_cgen_cpu_open to build the hardware table. */
  1596. static void
  1597. build_ifield_table (CGEN_CPU_TABLE *cd)
  1598. {
  1599. cd->ifld_table = & bpf_cgen_ifld_table[0];
  1600. }
  1601. /* Subroutine of bpf_cgen_cpu_open to build the hardware table. */
  1602. static void
  1603. build_operand_table (CGEN_CPU_TABLE *cd)
  1604. {
  1605. int i;
  1606. int machs = cd->machs;
  1607. const CGEN_OPERAND *init = & bpf_cgen_operand_table[0];
  1608. /* MAX_OPERANDS is only an upper bound on the number of selected entries.
  1609. However each entry is indexed by it's enum so there can be holes in
  1610. the table. */
  1611. const CGEN_OPERAND **selected = xmalloc (MAX_OPERANDS * sizeof (* selected));
  1612. cd->operand_table.init_entries = init;
  1613. cd->operand_table.entry_size = sizeof (CGEN_OPERAND);
  1614. memset (selected, 0, MAX_OPERANDS * sizeof (CGEN_OPERAND *));
  1615. /* ??? For now we just use mach to determine which ones we want. */
  1616. for (i = 0; init[i].name != NULL; ++i)
  1617. if (CGEN_OPERAND_ATTR_VALUE (&init[i], CGEN_OPERAND_MACH)
  1618. & machs)
  1619. selected[init[i].type] = &init[i];
  1620. cd->operand_table.entries = selected;
  1621. cd->operand_table.num_entries = MAX_OPERANDS;
  1622. }
  1623. /* Subroutine of bpf_cgen_cpu_open to build the hardware table.
  1624. ??? This could leave out insns not supported by the specified mach/isa,
  1625. but that would cause errors like "foo only supported by bar" to become
  1626. "unknown insn", so for now we include all insns and require the app to
  1627. do the checking later.
  1628. ??? On the other hand, parsing of such insns may require their hardware or
  1629. operand elements to be in the table [which they mightn't be]. */
  1630. static void
  1631. build_insn_table (CGEN_CPU_TABLE *cd)
  1632. {
  1633. int i;
  1634. const CGEN_IBASE *ib = & bpf_cgen_insn_table[0];
  1635. CGEN_INSN *insns = xmalloc (MAX_INSNS * sizeof (CGEN_INSN));
  1636. memset (insns, 0, MAX_INSNS * sizeof (CGEN_INSN));
  1637. for (i = 0; i < MAX_INSNS; ++i)
  1638. insns[i].base = &ib[i];
  1639. cd->insn_table.init_entries = insns;
  1640. cd->insn_table.entry_size = sizeof (CGEN_IBASE);
  1641. cd->insn_table.num_init_entries = MAX_INSNS;
  1642. }
  1643. /* Subroutine of bpf_cgen_cpu_open to rebuild the tables. */
  1644. static void
  1645. bpf_cgen_rebuild_tables (CGEN_CPU_TABLE *cd)
  1646. {
  1647. int i;
  1648. CGEN_BITSET *isas = cd->isas;
  1649. unsigned int machs = cd->machs;
  1650. cd->int_insn_p = CGEN_INT_INSN_P;
  1651. /* Data derived from the isa spec. */
  1652. #define UNSET (CGEN_SIZE_UNKNOWN + 1)
  1653. cd->default_insn_bitsize = UNSET;
  1654. cd->base_insn_bitsize = UNSET;
  1655. cd->min_insn_bitsize = 65535; /* Some ridiculously big number. */
  1656. cd->max_insn_bitsize = 0;
  1657. for (i = 0; i < MAX_ISAS; ++i)
  1658. if (cgen_bitset_contains (isas, i))
  1659. {
  1660. const CGEN_ISA *isa = & bpf_cgen_isa_table[i];
  1661. /* Default insn sizes of all selected isas must be
  1662. equal or we set the result to 0, meaning "unknown". */
  1663. if (cd->default_insn_bitsize == UNSET)
  1664. cd->default_insn_bitsize = isa->default_insn_bitsize;
  1665. else if (isa->default_insn_bitsize == cd->default_insn_bitsize)
  1666. ; /* This is ok. */
  1667. else
  1668. cd->default_insn_bitsize = CGEN_SIZE_UNKNOWN;
  1669. /* Base insn sizes of all selected isas must be equal
  1670. or we set the result to 0, meaning "unknown". */
  1671. if (cd->base_insn_bitsize == UNSET)
  1672. cd->base_insn_bitsize = isa->base_insn_bitsize;
  1673. else if (isa->base_insn_bitsize == cd->base_insn_bitsize)
  1674. ; /* This is ok. */
  1675. else
  1676. cd->base_insn_bitsize = CGEN_SIZE_UNKNOWN;
  1677. /* Set min,max insn sizes. */
  1678. if (isa->min_insn_bitsize < cd->min_insn_bitsize)
  1679. cd->min_insn_bitsize = isa->min_insn_bitsize;
  1680. if (isa->max_insn_bitsize > cd->max_insn_bitsize)
  1681. cd->max_insn_bitsize = isa->max_insn_bitsize;
  1682. }
  1683. /* Data derived from the mach spec. */
  1684. for (i = 0; i < MAX_MACHS; ++i)
  1685. if (((1 << i) & machs) != 0)
  1686. {
  1687. const CGEN_MACH *mach = & bpf_cgen_mach_table[i];
  1688. if (mach->insn_chunk_bitsize != 0)
  1689. {
  1690. if (cd->insn_chunk_bitsize != 0 && cd->insn_chunk_bitsize != mach->insn_chunk_bitsize)
  1691. {
  1692. opcodes_error_handler
  1693. (/* xgettext:c-format */
  1694. _("internal error: bpf_cgen_rebuild_tables: "
  1695. "conflicting insn-chunk-bitsize values: `%d' vs. `%d'"),
  1696. cd->insn_chunk_bitsize, mach->insn_chunk_bitsize);
  1697. abort ();
  1698. }
  1699. cd->insn_chunk_bitsize = mach->insn_chunk_bitsize;
  1700. }
  1701. }
  1702. /* Determine which hw elements are used by MACH. */
  1703. build_hw_table (cd);
  1704. /* Build the ifield table. */
  1705. build_ifield_table (cd);
  1706. /* Determine which operands are used by MACH/ISA. */
  1707. build_operand_table (cd);
  1708. /* Build the instruction table. */
  1709. build_insn_table (cd);
  1710. }
  1711. /* Initialize a cpu table and return a descriptor.
  1712. It's much like opening a file, and must be the first function called.
  1713. The arguments are a set of (type/value) pairs, terminated with
  1714. CGEN_CPU_OPEN_END.
  1715. Currently supported values:
  1716. CGEN_CPU_OPEN_ISAS: bitmap of values in enum isa_attr
  1717. CGEN_CPU_OPEN_MACHS: bitmap of values in enum mach_attr
  1718. CGEN_CPU_OPEN_BFDMACH: specify 1 mach using bfd name
  1719. CGEN_CPU_OPEN_ENDIAN: specify endian choice
  1720. CGEN_CPU_OPEN_INSN_ENDIAN: specify instruction endian choice
  1721. CGEN_CPU_OPEN_END: terminates arguments
  1722. ??? Simultaneous multiple isas might not make sense, but it's not (yet)
  1723. precluded. */
  1724. CGEN_CPU_DESC
  1725. bpf_cgen_cpu_open (enum cgen_cpu_open_arg arg_type, ...)
  1726. {
  1727. CGEN_CPU_TABLE *cd = (CGEN_CPU_TABLE *) xmalloc (sizeof (CGEN_CPU_TABLE));
  1728. static int init_p;
  1729. CGEN_BITSET *isas = 0; /* 0 = "unspecified" */
  1730. unsigned int machs = 0; /* 0 = "unspecified" */
  1731. enum cgen_endian endian = CGEN_ENDIAN_UNKNOWN;
  1732. enum cgen_endian insn_endian = CGEN_ENDIAN_UNKNOWN;
  1733. va_list ap;
  1734. if (! init_p)
  1735. {
  1736. init_tables ();
  1737. init_p = 1;
  1738. }
  1739. memset (cd, 0, sizeof (*cd));
  1740. va_start (ap, arg_type);
  1741. while (arg_type != CGEN_CPU_OPEN_END)
  1742. {
  1743. switch (arg_type)
  1744. {
  1745. case CGEN_CPU_OPEN_ISAS :
  1746. isas = va_arg (ap, CGEN_BITSET *);
  1747. break;
  1748. case CGEN_CPU_OPEN_MACHS :
  1749. machs = va_arg (ap, unsigned int);
  1750. break;
  1751. case CGEN_CPU_OPEN_BFDMACH :
  1752. {
  1753. const char *name = va_arg (ap, const char *);
  1754. const CGEN_MACH *mach =
  1755. lookup_mach_via_bfd_name (bpf_cgen_mach_table, name);
  1756. if (mach != NULL)
  1757. machs |= 1 << mach->num;
  1758. break;
  1759. }
  1760. case CGEN_CPU_OPEN_ENDIAN :
  1761. endian = va_arg (ap, enum cgen_endian);
  1762. break;
  1763. case CGEN_CPU_OPEN_INSN_ENDIAN :
  1764. insn_endian = va_arg (ap, enum cgen_endian);
  1765. break;
  1766. default :
  1767. opcodes_error_handler
  1768. (/* xgettext:c-format */
  1769. _("internal error: bpf_cgen_cpu_open: "
  1770. "unsupported argument `%d'"),
  1771. arg_type);
  1772. abort (); /* ??? return NULL? */
  1773. }
  1774. arg_type = va_arg (ap, enum cgen_cpu_open_arg);
  1775. }
  1776. va_end (ap);
  1777. /* Mach unspecified means "all". */
  1778. if (machs == 0)
  1779. machs = (1 << MAX_MACHS) - 1;
  1780. /* Base mach is always selected. */
  1781. machs |= 1;
  1782. if (endian == CGEN_ENDIAN_UNKNOWN)
  1783. {
  1784. /* ??? If target has only one, could have a default. */
  1785. opcodes_error_handler
  1786. (/* xgettext:c-format */
  1787. _("internal error: bpf_cgen_cpu_open: no endianness specified"));
  1788. abort ();
  1789. }
  1790. cd->isas = cgen_bitset_copy (isas);
  1791. cd->machs = machs;
  1792. cd->endian = endian;
  1793. cd->insn_endian
  1794. = (insn_endian == CGEN_ENDIAN_UNKNOWN ? endian : insn_endian);
  1795. /* Table (re)builder. */
  1796. cd->rebuild_tables = bpf_cgen_rebuild_tables;
  1797. bpf_cgen_rebuild_tables (cd);
  1798. /* Default to not allowing signed overflow. */
  1799. cd->signed_overflow_ok_p = 0;
  1800. return (CGEN_CPU_DESC) cd;
  1801. }
  1802. /* Cover fn to bpf_cgen_cpu_open to handle the simple case of 1 isa, 1 mach.
  1803. MACH_NAME is the bfd name of the mach. */
  1804. CGEN_CPU_DESC
  1805. bpf_cgen_cpu_open_1 (const char *mach_name, enum cgen_endian endian)
  1806. {
  1807. return bpf_cgen_cpu_open (CGEN_CPU_OPEN_BFDMACH, mach_name,
  1808. CGEN_CPU_OPEN_ENDIAN, endian,
  1809. CGEN_CPU_OPEN_END);
  1810. }
  1811. /* Close a cpu table.
  1812. ??? This can live in a machine independent file, but there's currently
  1813. no place to put this file (there's no libcgen). libopcodes is the wrong
  1814. place as some simulator ports use this but they don't use libopcodes. */
  1815. void
  1816. bpf_cgen_cpu_close (CGEN_CPU_DESC cd)
  1817. {
  1818. unsigned int i;
  1819. const CGEN_INSN *insns;
  1820. if (cd->macro_insn_table.init_entries)
  1821. {
  1822. insns = cd->macro_insn_table.init_entries;
  1823. for (i = 0; i < cd->macro_insn_table.num_init_entries; ++i, ++insns)
  1824. if (CGEN_INSN_RX ((insns)))
  1825. regfree (CGEN_INSN_RX (insns));
  1826. }
  1827. if (cd->insn_table.init_entries)
  1828. {
  1829. insns = cd->insn_table.init_entries;
  1830. for (i = 0; i < cd->insn_table.num_init_entries; ++i, ++insns)
  1831. if (CGEN_INSN_RX (insns))
  1832. regfree (CGEN_INSN_RX (insns));
  1833. }
  1834. free ((CGEN_INSN *) cd->macro_insn_table.init_entries);
  1835. free ((CGEN_INSN *) cd->insn_table.init_entries);
  1836. free ((CGEN_HW_ENTRY *) cd->hw_table.entries);
  1837. free ((CGEN_HW_ENTRY *) cd->operand_table.entries);
  1838. free (cd);
  1839. }