cris-desc.c 90 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793
  1. /* CPU data for cris.
  2. THIS FILE IS MACHINE GENERATED WITH CGEN.
  3. Copyright (C) 1996-2022 Free Software Foundation, Inc.
  4. This file is part of the GNU Binutils and/or GDB, the GNU debugger.
  5. This file is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 3, or (at your option)
  8. any later version.
  9. It is distributed in the hope that it will be useful, but WITHOUT
  10. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  11. or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
  12. License for more details.
  13. You should have received a copy of the GNU General Public License along
  14. with this program; if not, write to the Free Software Foundation, Inc.,
  15. 51 Franklin Street - Fifth Floor, Boston, MA 02110-1301, USA.
  16. */
  17. #include "sysdep.h"
  18. #include <stdio.h>
  19. #include <stdarg.h>
  20. #include <stdlib.h>
  21. #include "ansidecl.h"
  22. #include "bfd.h"
  23. #include "symcat.h"
  24. #include "cris-desc.h"
  25. #include "cris-opc.h"
  26. #include "opintl.h"
  27. #include "libiberty.h"
  28. #include "xregex.h"
  29. /* Attributes. */
  30. static const CGEN_ATTR_ENTRY bool_attr[] =
  31. {
  32. { "#f", 0 },
  33. { "#t", 1 },
  34. { 0, 0 }
  35. };
  36. static const CGEN_ATTR_ENTRY MACH_attr[] ATTRIBUTE_UNUSED =
  37. {
  38. { "base", MACH_BASE },
  39. { "crisv0", MACH_CRISV0 },
  40. { "crisv3", MACH_CRISV3 },
  41. { "crisv8", MACH_CRISV8 },
  42. { "crisv10", MACH_CRISV10 },
  43. { "crisv32", MACH_CRISV32 },
  44. { "max", MACH_MAX },
  45. { 0, 0 }
  46. };
  47. static const CGEN_ATTR_ENTRY ISA_attr[] ATTRIBUTE_UNUSED =
  48. {
  49. { "cris", ISA_CRIS },
  50. { "max", ISA_MAX },
  51. { 0, 0 }
  52. };
  53. const CGEN_ATTR_TABLE cris_cgen_ifield_attr_table[] =
  54. {
  55. { "MACH", & MACH_attr[0], & MACH_attr[0] },
  56. { "VIRTUAL", &bool_attr[0], &bool_attr[0] },
  57. { "PCREL-ADDR", &bool_attr[0], &bool_attr[0] },
  58. { "ABS-ADDR", &bool_attr[0], &bool_attr[0] },
  59. { "RESERVED", &bool_attr[0], &bool_attr[0] },
  60. { "SIGN-OPT", &bool_attr[0], &bool_attr[0] },
  61. { "SIGNED", &bool_attr[0], &bool_attr[0] },
  62. { 0, 0, 0 }
  63. };
  64. const CGEN_ATTR_TABLE cris_cgen_hardware_attr_table[] =
  65. {
  66. { "MACH", & MACH_attr[0], & MACH_attr[0] },
  67. { "VIRTUAL", &bool_attr[0], &bool_attr[0] },
  68. { "CACHE-ADDR", &bool_attr[0], &bool_attr[0] },
  69. { "PC", &bool_attr[0], &bool_attr[0] },
  70. { "PROFILE", &bool_attr[0], &bool_attr[0] },
  71. { 0, 0, 0 }
  72. };
  73. const CGEN_ATTR_TABLE cris_cgen_operand_attr_table[] =
  74. {
  75. { "MACH", & MACH_attr[0], & MACH_attr[0] },
  76. { "VIRTUAL", &bool_attr[0], &bool_attr[0] },
  77. { "PCREL-ADDR", &bool_attr[0], &bool_attr[0] },
  78. { "ABS-ADDR", &bool_attr[0], &bool_attr[0] },
  79. { "SIGN-OPT", &bool_attr[0], &bool_attr[0] },
  80. { "SIGNED", &bool_attr[0], &bool_attr[0] },
  81. { "NEGATIVE", &bool_attr[0], &bool_attr[0] },
  82. { "RELAX", &bool_attr[0], &bool_attr[0] },
  83. { "SEM-ONLY", &bool_attr[0], &bool_attr[0] },
  84. { 0, 0, 0 }
  85. };
  86. const CGEN_ATTR_TABLE cris_cgen_insn_attr_table[] =
  87. {
  88. { "MACH", & MACH_attr[0], & MACH_attr[0] },
  89. { "ALIAS", &bool_attr[0], &bool_attr[0] },
  90. { "VIRTUAL", &bool_attr[0], &bool_attr[0] },
  91. { "UNCOND-CTI", &bool_attr[0], &bool_attr[0] },
  92. { "COND-CTI", &bool_attr[0], &bool_attr[0] },
  93. { "SKIP-CTI", &bool_attr[0], &bool_attr[0] },
  94. { "DELAY-SLOT", &bool_attr[0], &bool_attr[0] },
  95. { "RELAXABLE", &bool_attr[0], &bool_attr[0] },
  96. { "RELAXED", &bool_attr[0], &bool_attr[0] },
  97. { "NO-DIS", &bool_attr[0], &bool_attr[0] },
  98. { "PBB", &bool_attr[0], &bool_attr[0] },
  99. { 0, 0, 0 }
  100. };
  101. /* Instruction set variants. */
  102. static const CGEN_ISA cris_cgen_isa_table[] = {
  103. { "cris", 16, 16, 16, 48 },
  104. { 0, 0, 0, 0, 0 }
  105. };
  106. /* Machine variants. */
  107. static const CGEN_MACH cris_cgen_mach_table[] = {
  108. { "crisv0", "cris", MACH_CRISV0, 0 },
  109. { "crisv3", "cris", MACH_CRISV3, 0 },
  110. { "crisv8", "cris", MACH_CRISV8, 0 },
  111. { "crisv10", "cris", MACH_CRISV10, 0 },
  112. { "crisv32", "crisv32", MACH_CRISV32, 0 },
  113. { 0, 0, 0, 0 }
  114. };
  115. static CGEN_KEYWORD_ENTRY cris_cgen_opval_gr_names_pcreg_entries[] =
  116. {
  117. { "PC", 15, {0, {{{0, 0}}}}, 0, 0 },
  118. { "SP", 14, {0, {{{0, 0}}}}, 0, 0 },
  119. { "R0", 0, {0, {{{0, 0}}}}, 0, 0 },
  120. { "R1", 1, {0, {{{0, 0}}}}, 0, 0 },
  121. { "R2", 2, {0, {{{0, 0}}}}, 0, 0 },
  122. { "R3", 3, {0, {{{0, 0}}}}, 0, 0 },
  123. { "R4", 4, {0, {{{0, 0}}}}, 0, 0 },
  124. { "R5", 5, {0, {{{0, 0}}}}, 0, 0 },
  125. { "R6", 6, {0, {{{0, 0}}}}, 0, 0 },
  126. { "R7", 7, {0, {{{0, 0}}}}, 0, 0 },
  127. { "R8", 8, {0, {{{0, 0}}}}, 0, 0 },
  128. { "R9", 9, {0, {{{0, 0}}}}, 0, 0 },
  129. { "R10", 10, {0, {{{0, 0}}}}, 0, 0 },
  130. { "R11", 11, {0, {{{0, 0}}}}, 0, 0 },
  131. { "R12", 12, {0, {{{0, 0}}}}, 0, 0 },
  132. { "R13", 13, {0, {{{0, 0}}}}, 0, 0 },
  133. { "R14", 14, {0, {{{0, 0}}}}, 0, 0 }
  134. };
  135. CGEN_KEYWORD cris_cgen_opval_gr_names_pcreg =
  136. {
  137. & cris_cgen_opval_gr_names_pcreg_entries[0],
  138. 17,
  139. 0, 0, 0, 0, ""
  140. };
  141. static CGEN_KEYWORD_ENTRY cris_cgen_opval_gr_names_acr_entries[] =
  142. {
  143. { "ACR", 15, {0, {{{0, 0}}}}, 0, 0 },
  144. { "SP", 14, {0, {{{0, 0}}}}, 0, 0 },
  145. { "R0", 0, {0, {{{0, 0}}}}, 0, 0 },
  146. { "R1", 1, {0, {{{0, 0}}}}, 0, 0 },
  147. { "R2", 2, {0, {{{0, 0}}}}, 0, 0 },
  148. { "R3", 3, {0, {{{0, 0}}}}, 0, 0 },
  149. { "R4", 4, {0, {{{0, 0}}}}, 0, 0 },
  150. { "R5", 5, {0, {{{0, 0}}}}, 0, 0 },
  151. { "R6", 6, {0, {{{0, 0}}}}, 0, 0 },
  152. { "R7", 7, {0, {{{0, 0}}}}, 0, 0 },
  153. { "R8", 8, {0, {{{0, 0}}}}, 0, 0 },
  154. { "R9", 9, {0, {{{0, 0}}}}, 0, 0 },
  155. { "R10", 10, {0, {{{0, 0}}}}, 0, 0 },
  156. { "R11", 11, {0, {{{0, 0}}}}, 0, 0 },
  157. { "R12", 12, {0, {{{0, 0}}}}, 0, 0 },
  158. { "R13", 13, {0, {{{0, 0}}}}, 0, 0 },
  159. { "R14", 14, {0, {{{0, 0}}}}, 0, 0 }
  160. };
  161. CGEN_KEYWORD cris_cgen_opval_gr_names_acr =
  162. {
  163. & cris_cgen_opval_gr_names_acr_entries[0],
  164. 17,
  165. 0, 0, 0, 0, ""
  166. };
  167. static CGEN_KEYWORD_ENTRY cris_cgen_opval_gr_names_v32_entries[] =
  168. {
  169. { "ACR", 15, {0, {{{0, 0}}}}, 0, 0 },
  170. { "SP", 14, {0, {{{0, 0}}}}, 0, 0 },
  171. { "R0", 0, {0, {{{0, 0}}}}, 0, 0 },
  172. { "R1", 1, {0, {{{0, 0}}}}, 0, 0 },
  173. { "R2", 2, {0, {{{0, 0}}}}, 0, 0 },
  174. { "R3", 3, {0, {{{0, 0}}}}, 0, 0 },
  175. { "R4", 4, {0, {{{0, 0}}}}, 0, 0 },
  176. { "R5", 5, {0, {{{0, 0}}}}, 0, 0 },
  177. { "R6", 6, {0, {{{0, 0}}}}, 0, 0 },
  178. { "R7", 7, {0, {{{0, 0}}}}, 0, 0 },
  179. { "R8", 8, {0, {{{0, 0}}}}, 0, 0 },
  180. { "R9", 9, {0, {{{0, 0}}}}, 0, 0 },
  181. { "R10", 10, {0, {{{0, 0}}}}, 0, 0 },
  182. { "R11", 11, {0, {{{0, 0}}}}, 0, 0 },
  183. { "R12", 12, {0, {{{0, 0}}}}, 0, 0 },
  184. { "R13", 13, {0, {{{0, 0}}}}, 0, 0 },
  185. { "R14", 14, {0, {{{0, 0}}}}, 0, 0 }
  186. };
  187. CGEN_KEYWORD cris_cgen_opval_gr_names_v32 =
  188. {
  189. & cris_cgen_opval_gr_names_v32_entries[0],
  190. 17,
  191. 0, 0, 0, 0, ""
  192. };
  193. static CGEN_KEYWORD_ENTRY cris_cgen_opval_p_names_v10_entries[] =
  194. {
  195. { "CCR", 5, {0, {{{0, 0}}}}, 0, 0 },
  196. { "MOF", 7, {0, {{{0, 0}}}}, 0, 0 },
  197. { "IBR", 9, {0, {{{0, 0}}}}, 0, 0 },
  198. { "IRP", 10, {0, {{{0, 0}}}}, 0, 0 },
  199. { "BAR", 12, {0, {{{0, 0}}}}, 0, 0 },
  200. { "DCCR", 13, {0, {{{0, 0}}}}, 0, 0 },
  201. { "BRP", 14, {0, {{{0, 0}}}}, 0, 0 },
  202. { "USP", 15, {0, {{{0, 0}}}}, 0, 0 },
  203. { "VR", 1, {0, {{{0, 0}}}}, 0, 0 },
  204. { "SRP", 11, {0, {{{0, 0}}}}, 0, 0 },
  205. { "P0", 0, {0, {{{0, 0}}}}, 0, 0 },
  206. { "P1", 1, {0, {{{0, 0}}}}, 0, 0 },
  207. { "P2", 2, {0, {{{0, 0}}}}, 0, 0 },
  208. { "P3", 3, {0, {{{0, 0}}}}, 0, 0 },
  209. { "P4", 4, {0, {{{0, 0}}}}, 0, 0 },
  210. { "P5", 5, {0, {{{0, 0}}}}, 0, 0 },
  211. { "P6", 6, {0, {{{0, 0}}}}, 0, 0 },
  212. { "P7", 7, {0, {{{0, 0}}}}, 0, 0 },
  213. { "P8", 8, {0, {{{0, 0}}}}, 0, 0 },
  214. { "P9", 9, {0, {{{0, 0}}}}, 0, 0 },
  215. { "P10", 10, {0, {{{0, 0}}}}, 0, 0 },
  216. { "P11", 11, {0, {{{0, 0}}}}, 0, 0 },
  217. { "P12", 12, {0, {{{0, 0}}}}, 0, 0 },
  218. { "P13", 13, {0, {{{0, 0}}}}, 0, 0 },
  219. { "P14", 14, {0, {{{0, 0}}}}, 0, 0 }
  220. };
  221. CGEN_KEYWORD cris_cgen_opval_p_names_v10 =
  222. {
  223. & cris_cgen_opval_p_names_v10_entries[0],
  224. 25,
  225. 0, 0, 0, 0, ""
  226. };
  227. static CGEN_KEYWORD_ENTRY cris_cgen_opval_p_names_v32_entries[] =
  228. {
  229. { "BZ", 0, {0, {{{0, 0}}}}, 0, 0 },
  230. { "PID", 2, {0, {{{0, 0}}}}, 0, 0 },
  231. { "SRS", 3, {0, {{{0, 0}}}}, 0, 0 },
  232. { "WZ", 4, {0, {{{0, 0}}}}, 0, 0 },
  233. { "EXS", 5, {0, {{{0, 0}}}}, 0, 0 },
  234. { "EDA", 6, {0, {{{0, 0}}}}, 0, 0 },
  235. { "MOF", 7, {0, {{{0, 0}}}}, 0, 0 },
  236. { "DZ", 8, {0, {{{0, 0}}}}, 0, 0 },
  237. { "EBP", 9, {0, {{{0, 0}}}}, 0, 0 },
  238. { "ERP", 10, {0, {{{0, 0}}}}, 0, 0 },
  239. { "NRP", 12, {0, {{{0, 0}}}}, 0, 0 },
  240. { "CCS", 13, {0, {{{0, 0}}}}, 0, 0 },
  241. { "USP", 14, {0, {{{0, 0}}}}, 0, 0 },
  242. { "SPC", 15, {0, {{{0, 0}}}}, 0, 0 },
  243. { "VR", 1, {0, {{{0, 0}}}}, 0, 0 },
  244. { "SRP", 11, {0, {{{0, 0}}}}, 0, 0 },
  245. { "P0", 0, {0, {{{0, 0}}}}, 0, 0 },
  246. { "P1", 1, {0, {{{0, 0}}}}, 0, 0 },
  247. { "P2", 2, {0, {{{0, 0}}}}, 0, 0 },
  248. { "P3", 3, {0, {{{0, 0}}}}, 0, 0 },
  249. { "P4", 4, {0, {{{0, 0}}}}, 0, 0 },
  250. { "P5", 5, {0, {{{0, 0}}}}, 0, 0 },
  251. { "P6", 6, {0, {{{0, 0}}}}, 0, 0 },
  252. { "P7", 7, {0, {{{0, 0}}}}, 0, 0 },
  253. { "P8", 8, {0, {{{0, 0}}}}, 0, 0 },
  254. { "P9", 9, {0, {{{0, 0}}}}, 0, 0 },
  255. { "P10", 10, {0, {{{0, 0}}}}, 0, 0 },
  256. { "P11", 11, {0, {{{0, 0}}}}, 0, 0 },
  257. { "P12", 12, {0, {{{0, 0}}}}, 0, 0 },
  258. { "P13", 13, {0, {{{0, 0}}}}, 0, 0 },
  259. { "P14", 14, {0, {{{0, 0}}}}, 0, 0 }
  260. };
  261. CGEN_KEYWORD cris_cgen_opval_p_names_v32 =
  262. {
  263. & cris_cgen_opval_p_names_v32_entries[0],
  264. 31,
  265. 0, 0, 0, 0, ""
  266. };
  267. static CGEN_KEYWORD_ENTRY cris_cgen_opval_p_names_v32_x_entries[] =
  268. {
  269. { "BZ", 0, {0, {{{0, 0}}}}, 0, 0 },
  270. { "PID", 2, {0, {{{0, 0}}}}, 0, 0 },
  271. { "SRS", 3, {0, {{{0, 0}}}}, 0, 0 },
  272. { "WZ", 4, {0, {{{0, 0}}}}, 0, 0 },
  273. { "EXS", 5, {0, {{{0, 0}}}}, 0, 0 },
  274. { "EDA", 6, {0, {{{0, 0}}}}, 0, 0 },
  275. { "MOF", 7, {0, {{{0, 0}}}}, 0, 0 },
  276. { "DZ", 8, {0, {{{0, 0}}}}, 0, 0 },
  277. { "EBP", 9, {0, {{{0, 0}}}}, 0, 0 },
  278. { "ERP", 10, {0, {{{0, 0}}}}, 0, 0 },
  279. { "NRP", 12, {0, {{{0, 0}}}}, 0, 0 },
  280. { "CCS", 13, {0, {{{0, 0}}}}, 0, 0 },
  281. { "USP", 14, {0, {{{0, 0}}}}, 0, 0 },
  282. { "SPC", 15, {0, {{{0, 0}}}}, 0, 0 },
  283. { "VR", 1, {0, {{{0, 0}}}}, 0, 0 },
  284. { "SRP", 11, {0, {{{0, 0}}}}, 0, 0 },
  285. { "P0", 0, {0, {{{0, 0}}}}, 0, 0 },
  286. { "P1", 1, {0, {{{0, 0}}}}, 0, 0 },
  287. { "P2", 2, {0, {{{0, 0}}}}, 0, 0 },
  288. { "P3", 3, {0, {{{0, 0}}}}, 0, 0 },
  289. { "P4", 4, {0, {{{0, 0}}}}, 0, 0 },
  290. { "P5", 5, {0, {{{0, 0}}}}, 0, 0 },
  291. { "P6", 6, {0, {{{0, 0}}}}, 0, 0 },
  292. { "P7", 7, {0, {{{0, 0}}}}, 0, 0 },
  293. { "P8", 8, {0, {{{0, 0}}}}, 0, 0 },
  294. { "P9", 9, {0, {{{0, 0}}}}, 0, 0 },
  295. { "P10", 10, {0, {{{0, 0}}}}, 0, 0 },
  296. { "P11", 11, {0, {{{0, 0}}}}, 0, 0 },
  297. { "P12", 12, {0, {{{0, 0}}}}, 0, 0 },
  298. { "P13", 13, {0, {{{0, 0}}}}, 0, 0 },
  299. { "P14", 14, {0, {{{0, 0}}}}, 0, 0 }
  300. };
  301. CGEN_KEYWORD cris_cgen_opval_p_names_v32_x =
  302. {
  303. & cris_cgen_opval_p_names_v32_x_entries[0],
  304. 31,
  305. 0, 0, 0, 0, ""
  306. };
  307. static CGEN_KEYWORD_ENTRY cris_cgen_opval_h_inc_entries[] =
  308. {
  309. { "", 0, {0, {{{0, 0}}}}, 0, 0 },
  310. { "+", 1, {0, {{{0, 0}}}}, 0, 0 }
  311. };
  312. CGEN_KEYWORD cris_cgen_opval_h_inc =
  313. {
  314. & cris_cgen_opval_h_inc_entries[0],
  315. 2,
  316. 0, 0, 0, 0, ""
  317. };
  318. static CGEN_KEYWORD_ENTRY cris_cgen_opval_h_ccode_entries[] =
  319. {
  320. { "cc", 0, {0, {{{0, 0}}}}, 0, 0 },
  321. { "cs", 1, {0, {{{0, 0}}}}, 0, 0 },
  322. { "ne", 2, {0, {{{0, 0}}}}, 0, 0 },
  323. { "eq", 3, {0, {{{0, 0}}}}, 0, 0 },
  324. { "vc", 4, {0, {{{0, 0}}}}, 0, 0 },
  325. { "vs", 5, {0, {{{0, 0}}}}, 0, 0 },
  326. { "pl", 6, {0, {{{0, 0}}}}, 0, 0 },
  327. { "mi", 7, {0, {{{0, 0}}}}, 0, 0 },
  328. { "ls", 8, {0, {{{0, 0}}}}, 0, 0 },
  329. { "hi", 9, {0, {{{0, 0}}}}, 0, 0 },
  330. { "ge", 10, {0, {{{0, 0}}}}, 0, 0 },
  331. { "lt", 11, {0, {{{0, 0}}}}, 0, 0 },
  332. { "gt", 12, {0, {{{0, 0}}}}, 0, 0 },
  333. { "le", 13, {0, {{{0, 0}}}}, 0, 0 },
  334. { "a", 14, {0, {{{0, 0}}}}, 0, 0 },
  335. { "wf", 15, {0, {{{0, 0}}}}, 0, 0 }
  336. };
  337. CGEN_KEYWORD cris_cgen_opval_h_ccode =
  338. {
  339. & cris_cgen_opval_h_ccode_entries[0],
  340. 16,
  341. 0, 0, 0, 0, ""
  342. };
  343. static CGEN_KEYWORD_ENTRY cris_cgen_opval_h_swap_entries[] =
  344. {
  345. { " ", 0, {0, {{{0, 0}}}}, 0, 0 },
  346. { "r", 1, {0, {{{0, 0}}}}, 0, 0 },
  347. { "b", 2, {0, {{{0, 0}}}}, 0, 0 },
  348. { "br", 3, {0, {{{0, 0}}}}, 0, 0 },
  349. { "w", 4, {0, {{{0, 0}}}}, 0, 0 },
  350. { "wr", 5, {0, {{{0, 0}}}}, 0, 0 },
  351. { "wb", 6, {0, {{{0, 0}}}}, 0, 0 },
  352. { "wbr", 7, {0, {{{0, 0}}}}, 0, 0 },
  353. { "n", 8, {0, {{{0, 0}}}}, 0, 0 },
  354. { "nr", 9, {0, {{{0, 0}}}}, 0, 0 },
  355. { "nb", 10, {0, {{{0, 0}}}}, 0, 0 },
  356. { "nbr", 11, {0, {{{0, 0}}}}, 0, 0 },
  357. { "nw", 12, {0, {{{0, 0}}}}, 0, 0 },
  358. { "nwr", 13, {0, {{{0, 0}}}}, 0, 0 },
  359. { "nwb", 14, {0, {{{0, 0}}}}, 0, 0 },
  360. { "nwbr", 15, {0, {{{0, 0}}}}, 0, 0 }
  361. };
  362. CGEN_KEYWORD cris_cgen_opval_h_swap =
  363. {
  364. & cris_cgen_opval_h_swap_entries[0],
  365. 16,
  366. 0, 0, 0, 0, ""
  367. };
  368. static CGEN_KEYWORD_ENTRY cris_cgen_opval_h_flagbits_entries[] =
  369. {
  370. { "_", 0, {0, {{{0, 0}}}}, 0, 0 },
  371. { "c", 1, {0, {{{0, 0}}}}, 0, 0 },
  372. { "v", 2, {0, {{{0, 0}}}}, 0, 0 },
  373. { "cv", 3, {0, {{{0, 0}}}}, 0, 0 },
  374. { "z", 4, {0, {{{0, 0}}}}, 0, 0 },
  375. { "cz", 5, {0, {{{0, 0}}}}, 0, 0 },
  376. { "vz", 6, {0, {{{0, 0}}}}, 0, 0 },
  377. { "cvz", 7, {0, {{{0, 0}}}}, 0, 0 },
  378. { "n", 8, {0, {{{0, 0}}}}, 0, 0 },
  379. { "cn", 9, {0, {{{0, 0}}}}, 0, 0 },
  380. { "vn", 10, {0, {{{0, 0}}}}, 0, 0 },
  381. { "cvn", 11, {0, {{{0, 0}}}}, 0, 0 },
  382. { "zn", 12, {0, {{{0, 0}}}}, 0, 0 },
  383. { "czn", 13, {0, {{{0, 0}}}}, 0, 0 },
  384. { "vzn", 14, {0, {{{0, 0}}}}, 0, 0 },
  385. { "cvzn", 15, {0, {{{0, 0}}}}, 0, 0 },
  386. { "x", 16, {0, {{{0, 0}}}}, 0, 0 },
  387. { "cx", 17, {0, {{{0, 0}}}}, 0, 0 },
  388. { "vx", 18, {0, {{{0, 0}}}}, 0, 0 },
  389. { "cvx", 19, {0, {{{0, 0}}}}, 0, 0 },
  390. { "zx", 20, {0, {{{0, 0}}}}, 0, 0 },
  391. { "czx", 21, {0, {{{0, 0}}}}, 0, 0 },
  392. { "vzx", 22, {0, {{{0, 0}}}}, 0, 0 },
  393. { "cvzx", 23, {0, {{{0, 0}}}}, 0, 0 },
  394. { "nx", 24, {0, {{{0, 0}}}}, 0, 0 },
  395. { "cnx", 25, {0, {{{0, 0}}}}, 0, 0 },
  396. { "vnx", 26, {0, {{{0, 0}}}}, 0, 0 },
  397. { "cvnx", 27, {0, {{{0, 0}}}}, 0, 0 },
  398. { "znx", 28, {0, {{{0, 0}}}}, 0, 0 },
  399. { "cznx", 29, {0, {{{0, 0}}}}, 0, 0 },
  400. { "vznx", 30, {0, {{{0, 0}}}}, 0, 0 },
  401. { "cvznx", 31, {0, {{{0, 0}}}}, 0, 0 },
  402. { "i", 32, {0, {{{0, 0}}}}, 0, 0 },
  403. { "ci", 33, {0, {{{0, 0}}}}, 0, 0 },
  404. { "vi", 34, {0, {{{0, 0}}}}, 0, 0 },
  405. { "cvi", 35, {0, {{{0, 0}}}}, 0, 0 },
  406. { "zi", 36, {0, {{{0, 0}}}}, 0, 0 },
  407. { "czi", 37, {0, {{{0, 0}}}}, 0, 0 },
  408. { "vzi", 38, {0, {{{0, 0}}}}, 0, 0 },
  409. { "cvzi", 39, {0, {{{0, 0}}}}, 0, 0 },
  410. { "ni", 40, {0, {{{0, 0}}}}, 0, 0 },
  411. { "cni", 41, {0, {{{0, 0}}}}, 0, 0 },
  412. { "vni", 42, {0, {{{0, 0}}}}, 0, 0 },
  413. { "cvni", 43, {0, {{{0, 0}}}}, 0, 0 },
  414. { "zni", 44, {0, {{{0, 0}}}}, 0, 0 },
  415. { "czni", 45, {0, {{{0, 0}}}}, 0, 0 },
  416. { "vzni", 46, {0, {{{0, 0}}}}, 0, 0 },
  417. { "cvzni", 47, {0, {{{0, 0}}}}, 0, 0 },
  418. { "xi", 48, {0, {{{0, 0}}}}, 0, 0 },
  419. { "cxi", 49, {0, {{{0, 0}}}}, 0, 0 },
  420. { "vxi", 50, {0, {{{0, 0}}}}, 0, 0 },
  421. { "cvxi", 51, {0, {{{0, 0}}}}, 0, 0 },
  422. { "zxi", 52, {0, {{{0, 0}}}}, 0, 0 },
  423. { "czxi", 53, {0, {{{0, 0}}}}, 0, 0 },
  424. { "vzxi", 54, {0, {{{0, 0}}}}, 0, 0 },
  425. { "cvzxi", 55, {0, {{{0, 0}}}}, 0, 0 },
  426. { "nxi", 56, {0, {{{0, 0}}}}, 0, 0 },
  427. { "cnxi", 57, {0, {{{0, 0}}}}, 0, 0 },
  428. { "vnxi", 58, {0, {{{0, 0}}}}, 0, 0 },
  429. { "cvnxi", 59, {0, {{{0, 0}}}}, 0, 0 },
  430. { "znxi", 60, {0, {{{0, 0}}}}, 0, 0 },
  431. { "cznxi", 61, {0, {{{0, 0}}}}, 0, 0 },
  432. { "vznxi", 62, {0, {{{0, 0}}}}, 0, 0 },
  433. { "cvznxi", 63, {0, {{{0, 0}}}}, 0, 0 },
  434. { "u", 64, {0, {{{0, 0}}}}, 0, 0 },
  435. { "cu", 65, {0, {{{0, 0}}}}, 0, 0 },
  436. { "vu", 66, {0, {{{0, 0}}}}, 0, 0 },
  437. { "cvu", 67, {0, {{{0, 0}}}}, 0, 0 },
  438. { "zu", 68, {0, {{{0, 0}}}}, 0, 0 },
  439. { "czu", 69, {0, {{{0, 0}}}}, 0, 0 },
  440. { "vzu", 70, {0, {{{0, 0}}}}, 0, 0 },
  441. { "cvzu", 71, {0, {{{0, 0}}}}, 0, 0 },
  442. { "nu", 72, {0, {{{0, 0}}}}, 0, 0 },
  443. { "cnu", 73, {0, {{{0, 0}}}}, 0, 0 },
  444. { "vnu", 74, {0, {{{0, 0}}}}, 0, 0 },
  445. { "cvnu", 75, {0, {{{0, 0}}}}, 0, 0 },
  446. { "znu", 76, {0, {{{0, 0}}}}, 0, 0 },
  447. { "cznu", 77, {0, {{{0, 0}}}}, 0, 0 },
  448. { "vznu", 78, {0, {{{0, 0}}}}, 0, 0 },
  449. { "cvznu", 79, {0, {{{0, 0}}}}, 0, 0 },
  450. { "xu", 80, {0, {{{0, 0}}}}, 0, 0 },
  451. { "cxu", 81, {0, {{{0, 0}}}}, 0, 0 },
  452. { "vxu", 82, {0, {{{0, 0}}}}, 0, 0 },
  453. { "cvxu", 83, {0, {{{0, 0}}}}, 0, 0 },
  454. { "zxu", 84, {0, {{{0, 0}}}}, 0, 0 },
  455. { "czxu", 85, {0, {{{0, 0}}}}, 0, 0 },
  456. { "vzxu", 86, {0, {{{0, 0}}}}, 0, 0 },
  457. { "cvzxu", 87, {0, {{{0, 0}}}}, 0, 0 },
  458. { "nxu", 88, {0, {{{0, 0}}}}, 0, 0 },
  459. { "cnxu", 89, {0, {{{0, 0}}}}, 0, 0 },
  460. { "vnxu", 90, {0, {{{0, 0}}}}, 0, 0 },
  461. { "cvnxu", 91, {0, {{{0, 0}}}}, 0, 0 },
  462. { "znxu", 92, {0, {{{0, 0}}}}, 0, 0 },
  463. { "cznxu", 93, {0, {{{0, 0}}}}, 0, 0 },
  464. { "vznxu", 94, {0, {{{0, 0}}}}, 0, 0 },
  465. { "cvznxu", 95, {0, {{{0, 0}}}}, 0, 0 },
  466. { "iu", 96, {0, {{{0, 0}}}}, 0, 0 },
  467. { "ciu", 97, {0, {{{0, 0}}}}, 0, 0 },
  468. { "viu", 98, {0, {{{0, 0}}}}, 0, 0 },
  469. { "cviu", 99, {0, {{{0, 0}}}}, 0, 0 },
  470. { "ziu", 100, {0, {{{0, 0}}}}, 0, 0 },
  471. { "cziu", 101, {0, {{{0, 0}}}}, 0, 0 },
  472. { "vziu", 102, {0, {{{0, 0}}}}, 0, 0 },
  473. { "cvziu", 103, {0, {{{0, 0}}}}, 0, 0 },
  474. { "niu", 104, {0, {{{0, 0}}}}, 0, 0 },
  475. { "cniu", 105, {0, {{{0, 0}}}}, 0, 0 },
  476. { "vniu", 106, {0, {{{0, 0}}}}, 0, 0 },
  477. { "cvniu", 107, {0, {{{0, 0}}}}, 0, 0 },
  478. { "zniu", 108, {0, {{{0, 0}}}}, 0, 0 },
  479. { "czniu", 109, {0, {{{0, 0}}}}, 0, 0 },
  480. { "vzniu", 110, {0, {{{0, 0}}}}, 0, 0 },
  481. { "cvzniu", 111, {0, {{{0, 0}}}}, 0, 0 },
  482. { "xiu", 112, {0, {{{0, 0}}}}, 0, 0 },
  483. { "cxiu", 113, {0, {{{0, 0}}}}, 0, 0 },
  484. { "vxiu", 114, {0, {{{0, 0}}}}, 0, 0 },
  485. { "cvxiu", 115, {0, {{{0, 0}}}}, 0, 0 },
  486. { "zxiu", 116, {0, {{{0, 0}}}}, 0, 0 },
  487. { "czxiu", 117, {0, {{{0, 0}}}}, 0, 0 },
  488. { "vzxiu", 118, {0, {{{0, 0}}}}, 0, 0 },
  489. { "cvzxiu", 119, {0, {{{0, 0}}}}, 0, 0 },
  490. { "nxiu", 120, {0, {{{0, 0}}}}, 0, 0 },
  491. { "cnxiu", 121, {0, {{{0, 0}}}}, 0, 0 },
  492. { "vnxiu", 122, {0, {{{0, 0}}}}, 0, 0 },
  493. { "cvnxiu", 123, {0, {{{0, 0}}}}, 0, 0 },
  494. { "znxiu", 124, {0, {{{0, 0}}}}, 0, 0 },
  495. { "cznxiu", 125, {0, {{{0, 0}}}}, 0, 0 },
  496. { "vznxiu", 126, {0, {{{0, 0}}}}, 0, 0 },
  497. { "cvznxiu", 127, {0, {{{0, 0}}}}, 0, 0 },
  498. { "p", 128, {0, {{{0, 0}}}}, 0, 0 },
  499. { "cp", 129, {0, {{{0, 0}}}}, 0, 0 },
  500. { "vp", 130, {0, {{{0, 0}}}}, 0, 0 },
  501. { "cvp", 131, {0, {{{0, 0}}}}, 0, 0 },
  502. { "zp", 132, {0, {{{0, 0}}}}, 0, 0 },
  503. { "czp", 133, {0, {{{0, 0}}}}, 0, 0 },
  504. { "vzp", 134, {0, {{{0, 0}}}}, 0, 0 },
  505. { "cvzp", 135, {0, {{{0, 0}}}}, 0, 0 },
  506. { "np", 136, {0, {{{0, 0}}}}, 0, 0 },
  507. { "cnp", 137, {0, {{{0, 0}}}}, 0, 0 },
  508. { "vnp", 138, {0, {{{0, 0}}}}, 0, 0 },
  509. { "cvnp", 139, {0, {{{0, 0}}}}, 0, 0 },
  510. { "znp", 140, {0, {{{0, 0}}}}, 0, 0 },
  511. { "cznp", 141, {0, {{{0, 0}}}}, 0, 0 },
  512. { "vznp", 142, {0, {{{0, 0}}}}, 0, 0 },
  513. { "cvznp", 143, {0, {{{0, 0}}}}, 0, 0 },
  514. { "xp", 144, {0, {{{0, 0}}}}, 0, 0 },
  515. { "cxp", 145, {0, {{{0, 0}}}}, 0, 0 },
  516. { "vxp", 146, {0, {{{0, 0}}}}, 0, 0 },
  517. { "cvxp", 147, {0, {{{0, 0}}}}, 0, 0 },
  518. { "zxp", 148, {0, {{{0, 0}}}}, 0, 0 },
  519. { "czxp", 149, {0, {{{0, 0}}}}, 0, 0 },
  520. { "vzxp", 150, {0, {{{0, 0}}}}, 0, 0 },
  521. { "cvzxp", 151, {0, {{{0, 0}}}}, 0, 0 },
  522. { "nxp", 152, {0, {{{0, 0}}}}, 0, 0 },
  523. { "cnxp", 153, {0, {{{0, 0}}}}, 0, 0 },
  524. { "vnxp", 154, {0, {{{0, 0}}}}, 0, 0 },
  525. { "cvnxp", 155, {0, {{{0, 0}}}}, 0, 0 },
  526. { "znxp", 156, {0, {{{0, 0}}}}, 0, 0 },
  527. { "cznxp", 157, {0, {{{0, 0}}}}, 0, 0 },
  528. { "vznxp", 158, {0, {{{0, 0}}}}, 0, 0 },
  529. { "cvznxp", 159, {0, {{{0, 0}}}}, 0, 0 },
  530. { "ip", 160, {0, {{{0, 0}}}}, 0, 0 },
  531. { "cip", 161, {0, {{{0, 0}}}}, 0, 0 },
  532. { "vip", 162, {0, {{{0, 0}}}}, 0, 0 },
  533. { "cvip", 163, {0, {{{0, 0}}}}, 0, 0 },
  534. { "zip", 164, {0, {{{0, 0}}}}, 0, 0 },
  535. { "czip", 165, {0, {{{0, 0}}}}, 0, 0 },
  536. { "vzip", 166, {0, {{{0, 0}}}}, 0, 0 },
  537. { "cvzip", 167, {0, {{{0, 0}}}}, 0, 0 },
  538. { "nip", 168, {0, {{{0, 0}}}}, 0, 0 },
  539. { "cnip", 169, {0, {{{0, 0}}}}, 0, 0 },
  540. { "vnip", 170, {0, {{{0, 0}}}}, 0, 0 },
  541. { "cvnip", 171, {0, {{{0, 0}}}}, 0, 0 },
  542. { "znip", 172, {0, {{{0, 0}}}}, 0, 0 },
  543. { "cznip", 173, {0, {{{0, 0}}}}, 0, 0 },
  544. { "vznip", 174, {0, {{{0, 0}}}}, 0, 0 },
  545. { "cvznip", 175, {0, {{{0, 0}}}}, 0, 0 },
  546. { "xip", 176, {0, {{{0, 0}}}}, 0, 0 },
  547. { "cxip", 177, {0, {{{0, 0}}}}, 0, 0 },
  548. { "vxip", 178, {0, {{{0, 0}}}}, 0, 0 },
  549. { "cvxip", 179, {0, {{{0, 0}}}}, 0, 0 },
  550. { "zxip", 180, {0, {{{0, 0}}}}, 0, 0 },
  551. { "czxip", 181, {0, {{{0, 0}}}}, 0, 0 },
  552. { "vzxip", 182, {0, {{{0, 0}}}}, 0, 0 },
  553. { "cvzxip", 183, {0, {{{0, 0}}}}, 0, 0 },
  554. { "nxip", 184, {0, {{{0, 0}}}}, 0, 0 },
  555. { "cnxip", 185, {0, {{{0, 0}}}}, 0, 0 },
  556. { "vnxip", 186, {0, {{{0, 0}}}}, 0, 0 },
  557. { "cvnxip", 187, {0, {{{0, 0}}}}, 0, 0 },
  558. { "znxip", 188, {0, {{{0, 0}}}}, 0, 0 },
  559. { "cznxip", 189, {0, {{{0, 0}}}}, 0, 0 },
  560. { "vznxip", 190, {0, {{{0, 0}}}}, 0, 0 },
  561. { "cvznxip", 191, {0, {{{0, 0}}}}, 0, 0 },
  562. { "up", 192, {0, {{{0, 0}}}}, 0, 0 },
  563. { "cup", 193, {0, {{{0, 0}}}}, 0, 0 },
  564. { "vup", 194, {0, {{{0, 0}}}}, 0, 0 },
  565. { "cvup", 195, {0, {{{0, 0}}}}, 0, 0 },
  566. { "zup", 196, {0, {{{0, 0}}}}, 0, 0 },
  567. { "czup", 197, {0, {{{0, 0}}}}, 0, 0 },
  568. { "vzup", 198, {0, {{{0, 0}}}}, 0, 0 },
  569. { "cvzup", 199, {0, {{{0, 0}}}}, 0, 0 },
  570. { "nup", 200, {0, {{{0, 0}}}}, 0, 0 },
  571. { "cnup", 201, {0, {{{0, 0}}}}, 0, 0 },
  572. { "vnup", 202, {0, {{{0, 0}}}}, 0, 0 },
  573. { "cvnup", 203, {0, {{{0, 0}}}}, 0, 0 },
  574. { "znup", 204, {0, {{{0, 0}}}}, 0, 0 },
  575. { "cznup", 205, {0, {{{0, 0}}}}, 0, 0 },
  576. { "vznup", 206, {0, {{{0, 0}}}}, 0, 0 },
  577. { "cvznup", 207, {0, {{{0, 0}}}}, 0, 0 },
  578. { "xup", 208, {0, {{{0, 0}}}}, 0, 0 },
  579. { "cxup", 209, {0, {{{0, 0}}}}, 0, 0 },
  580. { "vxup", 210, {0, {{{0, 0}}}}, 0, 0 },
  581. { "cvxup", 211, {0, {{{0, 0}}}}, 0, 0 },
  582. { "zxup", 212, {0, {{{0, 0}}}}, 0, 0 },
  583. { "czxup", 213, {0, {{{0, 0}}}}, 0, 0 },
  584. { "vzxup", 214, {0, {{{0, 0}}}}, 0, 0 },
  585. { "cvzxup", 215, {0, {{{0, 0}}}}, 0, 0 },
  586. { "nxup", 216, {0, {{{0, 0}}}}, 0, 0 },
  587. { "cnxup", 217, {0, {{{0, 0}}}}, 0, 0 },
  588. { "vnxup", 218, {0, {{{0, 0}}}}, 0, 0 },
  589. { "cvnxup", 219, {0, {{{0, 0}}}}, 0, 0 },
  590. { "znxup", 220, {0, {{{0, 0}}}}, 0, 0 },
  591. { "cznxup", 221, {0, {{{0, 0}}}}, 0, 0 },
  592. { "vznxup", 222, {0, {{{0, 0}}}}, 0, 0 },
  593. { "cvznxup", 223, {0, {{{0, 0}}}}, 0, 0 },
  594. { "iup", 224, {0, {{{0, 0}}}}, 0, 0 },
  595. { "ciup", 225, {0, {{{0, 0}}}}, 0, 0 },
  596. { "viup", 226, {0, {{{0, 0}}}}, 0, 0 },
  597. { "cviup", 227, {0, {{{0, 0}}}}, 0, 0 },
  598. { "ziup", 228, {0, {{{0, 0}}}}, 0, 0 },
  599. { "cziup", 229, {0, {{{0, 0}}}}, 0, 0 },
  600. { "vziup", 230, {0, {{{0, 0}}}}, 0, 0 },
  601. { "cvziup", 231, {0, {{{0, 0}}}}, 0, 0 },
  602. { "niup", 232, {0, {{{0, 0}}}}, 0, 0 },
  603. { "cniup", 233, {0, {{{0, 0}}}}, 0, 0 },
  604. { "vniup", 234, {0, {{{0, 0}}}}, 0, 0 },
  605. { "cvniup", 235, {0, {{{0, 0}}}}, 0, 0 },
  606. { "zniup", 236, {0, {{{0, 0}}}}, 0, 0 },
  607. { "czniup", 237, {0, {{{0, 0}}}}, 0, 0 },
  608. { "vzniup", 238, {0, {{{0, 0}}}}, 0, 0 },
  609. { "cvzniup", 239, {0, {{{0, 0}}}}, 0, 0 },
  610. { "xiup", 240, {0, {{{0, 0}}}}, 0, 0 },
  611. { "cxiup", 241, {0, {{{0, 0}}}}, 0, 0 },
  612. { "vxiup", 242, {0, {{{0, 0}}}}, 0, 0 },
  613. { "cvxiup", 243, {0, {{{0, 0}}}}, 0, 0 },
  614. { "zxiup", 244, {0, {{{0, 0}}}}, 0, 0 },
  615. { "czxiup", 245, {0, {{{0, 0}}}}, 0, 0 },
  616. { "vzxiup", 246, {0, {{{0, 0}}}}, 0, 0 },
  617. { "cvzxiup", 247, {0, {{{0, 0}}}}, 0, 0 },
  618. { "nxiup", 248, {0, {{{0, 0}}}}, 0, 0 },
  619. { "cnxiup", 249, {0, {{{0, 0}}}}, 0, 0 },
  620. { "vnxiup", 250, {0, {{{0, 0}}}}, 0, 0 },
  621. { "cvnxiup", 251, {0, {{{0, 0}}}}, 0, 0 },
  622. { "znxiup", 252, {0, {{{0, 0}}}}, 0, 0 },
  623. { "cznxiup", 253, {0, {{{0, 0}}}}, 0, 0 },
  624. { "vznxiup", 254, {0, {{{0, 0}}}}, 0, 0 },
  625. { "cvznxiup", 255, {0, {{{0, 0}}}}, 0, 0 }
  626. };
  627. CGEN_KEYWORD cris_cgen_opval_h_flagbits =
  628. {
  629. & cris_cgen_opval_h_flagbits_entries[0],
  630. 256,
  631. 0, 0, 0, 0, ""
  632. };
  633. static CGEN_KEYWORD_ENTRY cris_cgen_opval_h_supr_entries[] =
  634. {
  635. { "S0", 0, {0, {{{0, 0}}}}, 0, 0 },
  636. { "S1", 1, {0, {{{0, 0}}}}, 0, 0 },
  637. { "S2", 2, {0, {{{0, 0}}}}, 0, 0 },
  638. { "S3", 3, {0, {{{0, 0}}}}, 0, 0 },
  639. { "S4", 4, {0, {{{0, 0}}}}, 0, 0 },
  640. { "S5", 5, {0, {{{0, 0}}}}, 0, 0 },
  641. { "S6", 6, {0, {{{0, 0}}}}, 0, 0 },
  642. { "S7", 7, {0, {{{0, 0}}}}, 0, 0 },
  643. { "S8", 8, {0, {{{0, 0}}}}, 0, 0 },
  644. { "S9", 9, {0, {{{0, 0}}}}, 0, 0 },
  645. { "S10", 10, {0, {{{0, 0}}}}, 0, 0 },
  646. { "S11", 11, {0, {{{0, 0}}}}, 0, 0 },
  647. { "S12", 12, {0, {{{0, 0}}}}, 0, 0 },
  648. { "S13", 13, {0, {{{0, 0}}}}, 0, 0 },
  649. { "S14", 14, {0, {{{0, 0}}}}, 0, 0 },
  650. { "S15", 15, {0, {{{0, 0}}}}, 0, 0 }
  651. };
  652. CGEN_KEYWORD cris_cgen_opval_h_supr =
  653. {
  654. & cris_cgen_opval_h_supr_entries[0],
  655. 16,
  656. 0, 0, 0, 0, ""
  657. };
  658. /* The hardware table. */
  659. #define A(a) (1 << CGEN_HW_##a)
  660. const CGEN_HW_ENTRY cris_cgen_hw_table[] =
  661. {
  662. { "h-memory", HW_H_MEMORY, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  663. { "h-sint", HW_H_SINT, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  664. { "h-uint", HW_H_UINT, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  665. { "h-addr", HW_H_ADDR, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  666. { "h-iaddr", HW_H_IADDR, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  667. { "h-inc", HW_H_INC, CGEN_ASM_KEYWORD, (PTR) & cris_cgen_opval_h_inc, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  668. { "h-ccode", HW_H_CCODE, CGEN_ASM_KEYWORD, (PTR) & cris_cgen_opval_h_ccode, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  669. { "h-swap", HW_H_SWAP, CGEN_ASM_KEYWORD, (PTR) & cris_cgen_opval_h_swap, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  670. { "h-flagbits", HW_H_FLAGBITS, CGEN_ASM_KEYWORD, (PTR) & cris_cgen_opval_h_flagbits, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  671. { "h-v32-v32", HW_H_V32, CGEN_ASM_NONE, 0, { 0|A(VIRTUAL), { { { (1<<MACH_CRISV32), 0 } } } } },
  672. { "h-v32-non-v32", HW_H_V32, CGEN_ASM_NONE, 0, { 0|A(VIRTUAL), { { { (1<<MACH_CRISV0)|(1<<MACH_CRISV3)|(1<<MACH_CRISV8)|(1<<MACH_CRISV10), 0 } } } } },
  673. { "h-pc", HW_H_PC, CGEN_ASM_NONE, 0, { 0|A(PROFILE)|A(PC), { { { (1<<MACH_BASE), 0 } } } } },
  674. { "h-gr", HW_H_GR, CGEN_ASM_NONE, 0, { 0|A(PROFILE)|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } } } } },
  675. { "h-gr-pc", HW_H_GR_X, CGEN_ASM_KEYWORD, (PTR) & cris_cgen_opval_gr_names_pcreg, { 0|A(VIRTUAL), { { { (1<<MACH_CRISV0)|(1<<MACH_CRISV3)|(1<<MACH_CRISV8)|(1<<MACH_CRISV10), 0 } } } } },
  676. { "h-gr-real-pc", HW_H_GR_REAL_PC, CGEN_ASM_KEYWORD, (PTR) & cris_cgen_opval_gr_names_pcreg, { 0, { { { (1<<MACH_CRISV0)|(1<<MACH_CRISV3)|(1<<MACH_CRISV8)|(1<<MACH_CRISV10), 0 } } } } },
  677. { "h-raw-gr-pc", HW_H_RAW_GR, CGEN_ASM_NONE, 0, { 0|A(VIRTUAL), { { { (1<<MACH_CRISV0)|(1<<MACH_CRISV3)|(1<<MACH_CRISV8)|(1<<MACH_CRISV10), 0 } } } } },
  678. { "h-gr-acr", HW_H_GR_X, CGEN_ASM_KEYWORD, (PTR) & cris_cgen_opval_gr_names_acr, { 0, { { { (1<<MACH_CRISV32), 0 } } } } },
  679. { "h-raw-gr-acr", HW_H_RAW_GR, CGEN_ASM_NONE, 0, { 0|A(VIRTUAL), { { { (1<<MACH_CRISV32), 0 } } } } },
  680. { "h-sr", HW_H_SR, CGEN_ASM_NONE, 0, { 0|A(PROFILE)|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } } } } },
  681. { "h-sr-v0", HW_H_SR_X, CGEN_ASM_KEYWORD, (PTR) & cris_cgen_opval_p_names_v10, { 0, { { { (1<<MACH_CRISV0), 0 } } } } },
  682. { "h-sr-v3", HW_H_SR_X, CGEN_ASM_KEYWORD, (PTR) & cris_cgen_opval_p_names_v10, { 0, { { { (1<<MACH_CRISV3), 0 } } } } },
  683. { "h-sr-v8", HW_H_SR_X, CGEN_ASM_KEYWORD, (PTR) & cris_cgen_opval_p_names_v10, { 0, { { { (1<<MACH_CRISV8), 0 } } } } },
  684. { "h-sr-v10", HW_H_SR_X, CGEN_ASM_KEYWORD, (PTR) & cris_cgen_opval_p_names_v10, { 0, { { { (1<<MACH_CRISV10), 0 } } } } },
  685. { "h-sr-v32", HW_H_SR_X, CGEN_ASM_KEYWORD, (PTR) & cris_cgen_opval_p_names_v32, { 0, { { { (1<<MACH_CRISV32), 0 } } } } },
  686. { "h-supr", HW_H_SUPR, CGEN_ASM_NONE, 0, { 0|A(VIRTUAL), { { { (1<<MACH_CRISV32), 0 } } } } },
  687. { "h-cbit", HW_H_CBIT, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  688. { "h-cbit-move", HW_H_CBIT_MOVE, CGEN_ASM_NONE, 0, { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } } } } },
  689. { "h-cbit-move-v32", HW_H_CBIT_MOVE_X, CGEN_ASM_NONE, 0, { 0|A(VIRTUAL), { { { (1<<MACH_CRISV32), 0 } } } } },
  690. { "h-cbit-move-pre-v32", HW_H_CBIT_MOVE_X, CGEN_ASM_NONE, 0, { 0|A(VIRTUAL), { { { (1<<MACH_CRISV0)|(1<<MACH_CRISV3)|(1<<MACH_CRISV8)|(1<<MACH_CRISV10), 0 } } } } },
  691. { "h-vbit", HW_H_VBIT, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  692. { "h-vbit-move", HW_H_VBIT_MOVE, CGEN_ASM_NONE, 0, { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } } } } },
  693. { "h-vbit-move-v32", HW_H_VBIT_MOVE_X, CGEN_ASM_NONE, 0, { 0|A(VIRTUAL), { { { (1<<MACH_CRISV32), 0 } } } } },
  694. { "h-vbit-move-pre-v32", HW_H_VBIT_MOVE_X, CGEN_ASM_NONE, 0, { 0|A(VIRTUAL), { { { (1<<MACH_CRISV0)|(1<<MACH_CRISV3)|(1<<MACH_CRISV8)|(1<<MACH_CRISV10), 0 } } } } },
  695. { "h-zbit", HW_H_ZBIT, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  696. { "h-zbit-move", HW_H_ZBIT_MOVE, CGEN_ASM_NONE, 0, { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } } } } },
  697. { "h-zbit-move-v32", HW_H_ZBIT_MOVE_X, CGEN_ASM_NONE, 0, { 0|A(VIRTUAL), { { { (1<<MACH_CRISV32), 0 } } } } },
  698. { "h-zbit-move-pre-v32", HW_H_ZBIT_MOVE_X, CGEN_ASM_NONE, 0, { 0|A(VIRTUAL), { { { (1<<MACH_CRISV0)|(1<<MACH_CRISV3)|(1<<MACH_CRISV8)|(1<<MACH_CRISV10), 0 } } } } },
  699. { "h-nbit", HW_H_NBIT, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  700. { "h-nbit-move", HW_H_NBIT_MOVE, CGEN_ASM_NONE, 0, { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } } } } },
  701. { "h-nbit-move-v32", HW_H_NBIT_MOVE_X, CGEN_ASM_NONE, 0, { 0|A(VIRTUAL), { { { (1<<MACH_CRISV32), 0 } } } } },
  702. { "h-nbit-move-pre-v32", HW_H_NBIT_MOVE_X, CGEN_ASM_NONE, 0, { 0|A(VIRTUAL), { { { (1<<MACH_CRISV0)|(1<<MACH_CRISV3)|(1<<MACH_CRISV8)|(1<<MACH_CRISV10), 0 } } } } },
  703. { "h-xbit", HW_H_XBIT, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  704. { "h-ibit", HW_H_IBIT, CGEN_ASM_NONE, 0, { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } } } } },
  705. { "h-ibit-pre-v32", HW_H_IBIT_X, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_CRISV0)|(1<<MACH_CRISV3)|(1<<MACH_CRISV8)|(1<<MACH_CRISV10), 0 } } } } },
  706. { "h-pbit", HW_H_PBIT, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_CRISV10)|(1<<MACH_CRISV32), 0 } } } } },
  707. { "h-rbit", HW_H_RBIT, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_CRISV32), 0 } } } } },
  708. { "h-ubit", HW_H_UBIT, CGEN_ASM_NONE, 0, { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } } } } },
  709. { "h-ubit-pre-v32", HW_H_UBIT_X, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_CRISV10), 0 } } } } },
  710. { "h-gbit", HW_H_GBIT, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_CRISV32), 0 } } } } },
  711. { "h-kernel-sp", HW_H_KERNEL_SP, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_CRISV32), 0 } } } } },
  712. { "h-ubit-v32", HW_H_UBIT_X, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_CRISV32), 0 } } } } },
  713. { "h-ibit-v32", HW_H_IBIT_X, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_CRISV32), 0 } } } } },
  714. { "h-mbit", HW_H_MBIT, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_CRISV32), 0 } } } } },
  715. { "h-qbit", HW_H_QBIT, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_CRISV32), 0 } } } } },
  716. { "h-sbit", HW_H_SBIT, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_CRISV32), 0 } } } } },
  717. { "h-insn-prefixed-p", HW_H_INSN_PREFIXED_P, CGEN_ASM_NONE, 0, { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } } } } },
  718. { "h-insn-prefixed-p-pre-v32", HW_H_INSN_PREFIXED_P_X, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_CRISV0)|(1<<MACH_CRISV3)|(1<<MACH_CRISV8)|(1<<MACH_CRISV10), 0 } } } } },
  719. { "h-insn-prefixed-p-v32", HW_H_INSN_PREFIXED_P_X, CGEN_ASM_NONE, 0, { 0|A(VIRTUAL), { { { (1<<MACH_CRISV32), 0 } } } } },
  720. { "h-prefixreg-pre-v32", HW_H_PREFIXREG, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_CRISV0)|(1<<MACH_CRISV3)|(1<<MACH_CRISV8)|(1<<MACH_CRISV10), 0 } } } } },
  721. { "h-prefixreg-v32", HW_H_PREFIXREG, CGEN_ASM_NONE, 0, { 0|A(VIRTUAL), { { { (1<<MACH_CRISV32), 0 } } } } },
  722. { 0, 0, CGEN_ASM_NONE, 0, { 0, { { { (1<<MACH_BASE), 0 } } } } }
  723. };
  724. #undef A
  725. /* The instruction field table. */
  726. #define A(a) (1 << CGEN_IFLD_##a)
  727. const CGEN_IFLD cris_cgen_ifld_table[] =
  728. {
  729. { CRIS_F_NIL, "f-nil", 0, 0, 0, 0, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  730. { CRIS_F_ANYOF, "f-anyof", 0, 0, 0, 0, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  731. { CRIS_F_OPERAND1, "f-operand1", 0, 16, 3, 4, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  732. { CRIS_F_SIZE, "f-size", 0, 16, 5, 2, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  733. { CRIS_F_OPCODE, "f-opcode", 0, 16, 9, 4, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  734. { CRIS_F_MODE, "f-mode", 0, 16, 11, 2, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  735. { CRIS_F_OPERAND2, "f-operand2", 0, 16, 15, 4, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  736. { CRIS_F_MEMMODE, "f-memmode", 0, 16, 10, 1, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  737. { CRIS_F_MEMBIT, "f-membit", 0, 16, 11, 1, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  738. { CRIS_F_B5, "f-b5", 0, 16, 5, 1, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  739. { CRIS_F_OPCODE_HI, "f-opcode-hi", 0, 16, 9, 2, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  740. { CRIS_F_DSTSRC, "f-dstsrc", 0, 0, 0, 0,{ 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } } } } },
  741. { CRIS_F_U6, "f-u6", 0, 16, 5, 6, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  742. { CRIS_F_S6, "f-s6", 0, 16, 5, 6, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  743. { CRIS_F_U5, "f-u5", 0, 16, 4, 5, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  744. { CRIS_F_U4, "f-u4", 0, 16, 3, 4, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  745. { CRIS_F_S8, "f-s8", 0, 16, 7, 8, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  746. { CRIS_F_DISP9_HI, "f-disp9-hi", 0, 16, 0, 1, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  747. { CRIS_F_DISP9_LO, "f-disp9-lo", 0, 16, 7, 7, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  748. { CRIS_F_DISP9, "f-disp9", 0, 0, 0, 0,{ 0|A(PCREL_ADDR)|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } } } } },
  749. { CRIS_F_QO, "f-qo", 0, 16, 3, 4, { 0|A(PCREL_ADDR), { { { (1<<MACH_CRISV32), 0 } } } } },
  750. { CRIS_F_INDIR_PC__BYTE, "f-indir-pc+-byte", 16, 16, 15, 16, { 0|A(SIGN_OPT), { { { (1<<MACH_BASE), 0 } } } } },
  751. { CRIS_F_INDIR_PC__WORD, "f-indir-pc+-word", 16, 16, 15, 16, { 0|A(SIGN_OPT), { { { (1<<MACH_BASE), 0 } } } } },
  752. { CRIS_F_INDIR_PC__WORD_PCREL, "f-indir-pc+-word-pcrel", 16, 16, 15, 16, { 0|A(SIGN_OPT)|A(PCREL_ADDR), { { { (1<<MACH_BASE), 0 } } } } },
  753. { CRIS_F_INDIR_PC__DWORD, "f-indir-pc+-dword", 16, 32, 31, 32, { 0|A(SIGN_OPT), { { { (1<<MACH_BASE), 0 } } } } },
  754. { CRIS_F_INDIR_PC__DWORD_PCREL, "f-indir-pc+-dword-pcrel", 16, 32, 31, 32, { 0|A(PCREL_ADDR)|A(SIGN_OPT), { { { (1<<MACH_CRISV32), 0 } } } } },
  755. { 0, 0, 0, 0, 0, 0, { 0, { { { (1<<MACH_BASE), 0 } } } } }
  756. };
  757. #undef A
  758. /* multi ifield declarations */
  759. const CGEN_MAYBE_MULTI_IFLD CRIS_F_DSTSRC_MULTI_IFIELD [];
  760. const CGEN_MAYBE_MULTI_IFLD CRIS_F_DISP9_MULTI_IFIELD [];
  761. /* multi ifield definitions */
  762. const CGEN_MAYBE_MULTI_IFLD CRIS_F_DSTSRC_MULTI_IFIELD [] =
  763. {
  764. { 0, { (const PTR) &cris_cgen_ifld_table[CRIS_F_OPERAND2] } },
  765. { 0, { (const PTR) &cris_cgen_ifld_table[CRIS_F_OPERAND1] } },
  766. { 0, { (const PTR) 0 } }
  767. };
  768. const CGEN_MAYBE_MULTI_IFLD CRIS_F_DISP9_MULTI_IFIELD [] =
  769. {
  770. { 0, { (const PTR) &cris_cgen_ifld_table[CRIS_F_DISP9_HI] } },
  771. { 0, { (const PTR) &cris_cgen_ifld_table[CRIS_F_DISP9_LO] } },
  772. { 0, { (const PTR) 0 } }
  773. };
  774. /* The operand table. */
  775. #define A(a) (1 << CGEN_OPERAND_##a)
  776. #define OPERAND(op) CRIS_OPERAND_##op
  777. const CGEN_OPERAND cris_cgen_operand_table[] =
  778. {
  779. /* pc: program counter */
  780. { "pc", CRIS_OPERAND_PC, HW_H_PC, 0, 0,
  781. { 0, { (const PTR) &cris_cgen_ifld_table[CRIS_F_NIL] } },
  782. { 0|A(SEM_ONLY), { { { (1<<MACH_BASE), 0 } } } } },
  783. /* cbit: */
  784. { "cbit", CRIS_OPERAND_CBIT, HW_H_CBIT, 0, 0,
  785. { 0, { (const PTR) 0 } },
  786. { 0|A(SEM_ONLY), { { { (1<<MACH_BASE), 0 } } } } },
  787. /* cbit-move: cbit for pre-V32, nothing for newer */
  788. { "cbit-move", CRIS_OPERAND_CBIT_MOVE, HW_H_CBIT_MOVE, 0, 0,
  789. { 0, { (const PTR) 0 } },
  790. { 0|A(SEM_ONLY), { { { (1<<MACH_BASE), 0 } } } } },
  791. /* vbit: */
  792. { "vbit", CRIS_OPERAND_VBIT, HW_H_VBIT, 0, 0,
  793. { 0, { (const PTR) 0 } },
  794. { 0|A(SEM_ONLY), { { { (1<<MACH_BASE), 0 } } } } },
  795. /* vbit-move: vbit for pre-V32, nothing for newer */
  796. { "vbit-move", CRIS_OPERAND_VBIT_MOVE, HW_H_VBIT_MOVE, 0, 0,
  797. { 0, { (const PTR) 0 } },
  798. { 0|A(SEM_ONLY), { { { (1<<MACH_BASE), 0 } } } } },
  799. /* zbit: */
  800. { "zbit", CRIS_OPERAND_ZBIT, HW_H_ZBIT, 0, 0,
  801. { 0, { (const PTR) 0 } },
  802. { 0|A(SEM_ONLY), { { { (1<<MACH_BASE), 0 } } } } },
  803. /* zbit-move: zbit for pre-V32, nothing for newer */
  804. { "zbit-move", CRIS_OPERAND_ZBIT_MOVE, HW_H_ZBIT_MOVE, 0, 0,
  805. { 0, { (const PTR) 0 } },
  806. { 0|A(SEM_ONLY), { { { (1<<MACH_BASE), 0 } } } } },
  807. /* nbit: */
  808. { "nbit", CRIS_OPERAND_NBIT, HW_H_NBIT, 0, 0,
  809. { 0, { (const PTR) 0 } },
  810. { 0|A(SEM_ONLY), { { { (1<<MACH_BASE), 0 } } } } },
  811. /* nbit-move: nbit for pre-V32, nothing for newer */
  812. { "nbit-move", CRIS_OPERAND_NBIT_MOVE, HW_H_NBIT_MOVE, 0, 0,
  813. { 0, { (const PTR) 0 } },
  814. { 0|A(SEM_ONLY), { { { (1<<MACH_BASE), 0 } } } } },
  815. /* xbit: */
  816. { "xbit", CRIS_OPERAND_XBIT, HW_H_XBIT, 0, 0,
  817. { 0, { (const PTR) 0 } },
  818. { 0|A(SEM_ONLY), { { { (1<<MACH_BASE), 0 } } } } },
  819. /* ibit: */
  820. { "ibit", CRIS_OPERAND_IBIT, HW_H_IBIT, 0, 0,
  821. { 0, { (const PTR) 0 } },
  822. { 0|A(SEM_ONLY), { { { (1<<MACH_BASE), 0 } } } } },
  823. /* ubit: */
  824. { "ubit", CRIS_OPERAND_UBIT, HW_H_UBIT, 0, 0,
  825. { 0, { (const PTR) 0 } },
  826. { 0|A(SEM_ONLY), { { { (1<<MACH_CRISV10)|(1<<MACH_CRISV32), 0 } } } } },
  827. /* pbit: */
  828. { "pbit", CRIS_OPERAND_PBIT, HW_H_PBIT, 0, 0,
  829. { 0, { (const PTR) 0 } },
  830. { 0|A(SEM_ONLY), { { { (1<<MACH_CRISV10)|(1<<MACH_CRISV32), 0 } } } } },
  831. /* rbit: carry bit for MCP+restore-P flag bit */
  832. { "rbit", CRIS_OPERAND_RBIT, HW_H_RBIT, 0, 0,
  833. { 0, { (const PTR) 0 } },
  834. { 0|A(SEM_ONLY), { { { (1<<MACH_CRISV32), 0 } } } } },
  835. /* sbit: */
  836. { "sbit", CRIS_OPERAND_SBIT, HW_H_SBIT, 0, 0,
  837. { 0, { (const PTR) 0 } },
  838. { 0|A(SEM_ONLY), { { { (1<<MACH_CRISV32), 0 } } } } },
  839. /* mbit: */
  840. { "mbit", CRIS_OPERAND_MBIT, HW_H_MBIT, 0, 0,
  841. { 0, { (const PTR) 0 } },
  842. { 0|A(SEM_ONLY), { { { (1<<MACH_CRISV32), 0 } } } } },
  843. /* qbit: */
  844. { "qbit", CRIS_OPERAND_QBIT, HW_H_QBIT, 0, 0,
  845. { 0, { (const PTR) 0 } },
  846. { 0|A(SEM_ONLY), { { { (1<<MACH_CRISV32), 0 } } } } },
  847. /* prefix-set: Instruction-prefixed flag */
  848. { "prefix-set", CRIS_OPERAND_PREFIX_SET, HW_H_INSN_PREFIXED_P, 0, 0,
  849. { 0, { (const PTR) 0 } },
  850. { 0|A(SEM_ONLY), { { { (1<<MACH_BASE), 0 } } } } },
  851. /* prefixreg: Prefix address */
  852. { "prefixreg", CRIS_OPERAND_PREFIXREG, HW_H_PREFIXREG, 0, 0,
  853. { 0, { (const PTR) 0 } },
  854. { 0|A(SEM_ONLY), { { { (1<<MACH_BASE), 0 } } } } },
  855. /* Rs: Source general register */
  856. { "Rs", CRIS_OPERAND_RS, HW_H_GR, 3, 4,
  857. { 0, { (const PTR) &cris_cgen_ifld_table[CRIS_F_OPERAND1] } },
  858. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  859. /* inc: Incrementness of indirect operand */
  860. { "inc", CRIS_OPERAND_INC, HW_H_INC, 10, 1,
  861. { 0, { (const PTR) &cris_cgen_ifld_table[CRIS_F_MEMMODE] } },
  862. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  863. /* Ps: Source special register */
  864. { "Ps", CRIS_OPERAND_PS, HW_H_SR, 15, 4,
  865. { 0, { (const PTR) &cris_cgen_ifld_table[CRIS_F_OPERAND2] } },
  866. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  867. /* Ss: Source support register */
  868. { "Ss", CRIS_OPERAND_SS, HW_H_SUPR, 15, 4,
  869. { 0, { (const PTR) &cris_cgen_ifld_table[CRIS_F_OPERAND2] } },
  870. { 0, { { { (1<<MACH_CRISV32), 0 } } } } },
  871. /* Sd: Destination support register */
  872. { "Sd", CRIS_OPERAND_SD, HW_H_SUPR, 15, 4,
  873. { 0, { (const PTR) &cris_cgen_ifld_table[CRIS_F_OPERAND2] } },
  874. { 0, { { { (1<<MACH_CRISV32), 0 } } } } },
  875. /* i: Quick signed 6-bit */
  876. { "i", CRIS_OPERAND_I, HW_H_SINT, 5, 6,
  877. { 0, { (const PTR) &cris_cgen_ifld_table[CRIS_F_S6] } },
  878. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  879. /* j: Quick unsigned 6-bit */
  880. { "j", CRIS_OPERAND_J, HW_H_UINT, 5, 6,
  881. { 0, { (const PTR) &cris_cgen_ifld_table[CRIS_F_U6] } },
  882. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  883. /* c: Quick unsigned 5-bit */
  884. { "c", CRIS_OPERAND_C, HW_H_UINT, 4, 5,
  885. { 0, { (const PTR) &cris_cgen_ifld_table[CRIS_F_U5] } },
  886. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  887. /* qo: Quick unsigned 4-bit, PC-relative */
  888. { "qo", CRIS_OPERAND_QO, HW_H_ADDR, 3, 4,
  889. { 0, { (const PTR) &cris_cgen_ifld_table[CRIS_F_QO] } },
  890. { 0|A(PCREL_ADDR), { { { (1<<MACH_CRISV32), 0 } } } } },
  891. /* Rd: Destination general register */
  892. { "Rd", CRIS_OPERAND_RD, HW_H_GR, 15, 4,
  893. { 0, { (const PTR) &cris_cgen_ifld_table[CRIS_F_OPERAND2] } },
  894. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  895. /* sconst8: Signed byte [PC+] */
  896. { "sconst8", CRIS_OPERAND_SCONST8, HW_H_SINT, 15, 16,
  897. { 0, { (const PTR) &cris_cgen_ifld_table[CRIS_F_INDIR_PC__BYTE] } },
  898. { 0|A(SIGN_OPT), { { { (1<<MACH_BASE), 0 } } } } },
  899. /* uconst8: Unsigned byte [PC+] */
  900. { "uconst8", CRIS_OPERAND_UCONST8, HW_H_UINT, 15, 16,
  901. { 0, { (const PTR) &cris_cgen_ifld_table[CRIS_F_INDIR_PC__BYTE] } },
  902. { 0|A(SIGN_OPT), { { { (1<<MACH_BASE), 0 } } } } },
  903. /* sconst16: Signed word [PC+] */
  904. { "sconst16", CRIS_OPERAND_SCONST16, HW_H_SINT, 15, 16,
  905. { 0, { (const PTR) &cris_cgen_ifld_table[CRIS_F_INDIR_PC__WORD] } },
  906. { 0|A(SIGN_OPT), { { { (1<<MACH_BASE), 0 } } } } },
  907. /* uconst16: Unsigned word [PC+] */
  908. { "uconst16", CRIS_OPERAND_UCONST16, HW_H_UINT, 15, 16,
  909. { 0, { (const PTR) &cris_cgen_ifld_table[CRIS_F_INDIR_PC__WORD] } },
  910. { 0|A(SIGN_OPT), { { { (1<<MACH_BASE), 0 } } } } },
  911. /* const32: Dword [PC+] */
  912. { "const32", CRIS_OPERAND_CONST32, HW_H_UINT, 31, 32,
  913. { 0, { (const PTR) &cris_cgen_ifld_table[CRIS_F_INDIR_PC__DWORD] } },
  914. { 0|A(SIGN_OPT), { { { (1<<MACH_BASE), 0 } } } } },
  915. /* const32-pcrel: Dword [PC+] */
  916. { "const32-pcrel", CRIS_OPERAND_CONST32_PCREL, HW_H_ADDR, 31, 32,
  917. { 0, { (const PTR) &cris_cgen_ifld_table[CRIS_F_INDIR_PC__DWORD_PCREL] } },
  918. { 0|A(PCREL_ADDR)|A(SIGN_OPT), { { { (1<<MACH_CRISV32), 0 } } } } },
  919. /* Pd: Destination special register */
  920. { "Pd", CRIS_OPERAND_PD, HW_H_SR, 15, 4,
  921. { 0, { (const PTR) &cris_cgen_ifld_table[CRIS_F_OPERAND2] } },
  922. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  923. /* o: Signed 8-bit */
  924. { "o", CRIS_OPERAND_O, HW_H_SINT, 7, 8,
  925. { 0, { (const PTR) &cris_cgen_ifld_table[CRIS_F_S8] } },
  926. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  927. /* o-pcrel: 9-bit signed immediate PC-rel */
  928. { "o-pcrel", CRIS_OPERAND_O_PCREL, HW_H_IADDR, 0, 8,
  929. { 2, { (const PTR) &CRIS_F_DISP9_MULTI_IFIELD[0] } },
  930. { 0|A(PCREL_ADDR)|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } } } } },
  931. /* o-word-pcrel: 16-bit signed immediate PC-rel */
  932. { "o-word-pcrel", CRIS_OPERAND_O_WORD_PCREL, HW_H_IADDR, 15, 16,
  933. { 0, { (const PTR) &cris_cgen_ifld_table[CRIS_F_INDIR_PC__WORD_PCREL] } },
  934. { 0|A(SIGN_OPT)|A(PCREL_ADDR), { { { (1<<MACH_BASE), 0 } } } } },
  935. /* cc: Condition codes */
  936. { "cc", CRIS_OPERAND_CC, HW_H_CCODE, 15, 4,
  937. { 0, { (const PTR) &cris_cgen_ifld_table[CRIS_F_OPERAND2] } },
  938. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  939. /* n: Quick unsigned 4-bit */
  940. { "n", CRIS_OPERAND_N, HW_H_UINT, 3, 4,
  941. { 0, { (const PTR) &cris_cgen_ifld_table[CRIS_F_U4] } },
  942. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  943. /* swapoption: Swap option */
  944. { "swapoption", CRIS_OPERAND_SWAPOPTION, HW_H_SWAP, 15, 4,
  945. { 0, { (const PTR) &cris_cgen_ifld_table[CRIS_F_OPERAND2] } },
  946. { 0, { { { (1<<MACH_BASE), 0 } } } } },
  947. /* list-of-flags: Flag bits as operand */
  948. { "list-of-flags", CRIS_OPERAND_LIST_OF_FLAGS, HW_H_FLAGBITS, 3, 8,
  949. { 2, { (const PTR) &CRIS_F_DSTSRC_MULTI_IFIELD[0] } },
  950. { 0|A(VIRTUAL), { { { (1<<MACH_BASE), 0 } } } } },
  951. /* sentinel */
  952. { 0, 0, 0, 0, 0,
  953. { 0, { (const PTR) 0 } },
  954. { 0, { { { (1<<MACH_BASE), 0 } } } } }
  955. };
  956. #undef A
  957. /* The instruction table. */
  958. #define OP(field) CGEN_SYNTAX_MAKE_FIELD (OPERAND (field))
  959. #define A(a) (1 << CGEN_INSN_##a)
  960. static const CGEN_IBASE cris_cgen_insn_table[MAX_INSNS] =
  961. {
  962. /* Special null first entry.
  963. A `num' value of zero is thus invalid.
  964. Also, the special `invalid' insn resides here. */
  965. { 0, 0, 0, 0, { 0, { { { (1<<MACH_BASE), 0 } } } } },
  966. /* nop */
  967. {
  968. CRIS_INSN_NOP, "nop", "nop", 16,
  969. { 0, { { { (1<<MACH_CRISV0)|(1<<MACH_CRISV3)|(1<<MACH_CRISV8)|(1<<MACH_CRISV10), 0 } } } }
  970. },
  971. /* move.b move.m ${Rs},${Rd} */
  972. {
  973. CRIS_INSN_MOVE_B_R, "move.b-r", "move.b", 16,
  974. { 0, { { { (1<<MACH_BASE), 0 } } } }
  975. },
  976. /* move.w move.m ${Rs},${Rd} */
  977. {
  978. CRIS_INSN_MOVE_W_R, "move.w-r", "move.w", 16,
  979. { 0, { { { (1<<MACH_BASE), 0 } } } }
  980. },
  981. /* move.d move.m ${Rs},${Rd} */
  982. {
  983. CRIS_INSN_MOVE_D_R, "move.d-r", "move.d", 16,
  984. { 0, { { { (1<<MACH_BASE), 0 } } } }
  985. },
  986. /* move.d PC,${Rd} */
  987. {
  988. CRIS_INSN_MOVEPCR, "movepcr", "move.d", 16,
  989. { 0|A(UNCOND_CTI), { { { (1<<MACH_CRISV0)|(1<<MACH_CRISV3)|(1<<MACH_CRISV8)|(1<<MACH_CRISV10), 0 } } } }
  990. },
  991. /* moveq $i,$Rd */
  992. {
  993. CRIS_INSN_MOVEQ, "moveq", "moveq", 16,
  994. { 0, { { { (1<<MACH_BASE), 0 } } } }
  995. },
  996. /* movs.b movs.m ${Rs},${Rd} */
  997. {
  998. CRIS_INSN_MOVS_B_R, "movs.b-r", "movs.b", 16,
  999. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1000. },
  1001. /* movs.w movs.m ${Rs},${Rd} */
  1002. {
  1003. CRIS_INSN_MOVS_W_R, "movs.w-r", "movs.w", 16,
  1004. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1005. },
  1006. /* movu.b movu.m ${Rs},${Rd} */
  1007. {
  1008. CRIS_INSN_MOVU_B_R, "movu.b-r", "movu.b", 16,
  1009. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1010. },
  1011. /* movu.w movu.m ${Rs},${Rd} */
  1012. {
  1013. CRIS_INSN_MOVU_W_R, "movu.w-r", "movu.w", 16,
  1014. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1015. },
  1016. /* move.b ${sconst8},${Rd} */
  1017. {
  1018. CRIS_INSN_MOVECBR, "movecbr", "move.b", 32,
  1019. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1020. },
  1021. /* move.w ${sconst16},${Rd} */
  1022. {
  1023. CRIS_INSN_MOVECWR, "movecwr", "move.w", 32,
  1024. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1025. },
  1026. /* move.d ${const32},${Rd} */
  1027. {
  1028. CRIS_INSN_MOVECDR, "movecdr", "move.d", 48,
  1029. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1030. },
  1031. /* movs.b ${sconst8},${Rd} */
  1032. {
  1033. CRIS_INSN_MOVSCBR, "movscbr", "movs.b", 32,
  1034. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1035. },
  1036. /* movs.w ${sconst16},${Rd} */
  1037. {
  1038. CRIS_INSN_MOVSCWR, "movscwr", "movs.w", 32,
  1039. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1040. },
  1041. /* movu.b ${uconst8},${Rd} */
  1042. {
  1043. CRIS_INSN_MOVUCBR, "movucbr", "movu.b", 32,
  1044. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1045. },
  1046. /* movu.w ${uconst16},${Rd} */
  1047. {
  1048. CRIS_INSN_MOVUCWR, "movucwr", "movu.w", 32,
  1049. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1050. },
  1051. /* addq $j,$Rd */
  1052. {
  1053. CRIS_INSN_ADDQ, "addq", "addq", 16,
  1054. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1055. },
  1056. /* subq $j,$Rd */
  1057. {
  1058. CRIS_INSN_SUBQ, "subq", "subq", 16,
  1059. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1060. },
  1061. /* cmp-r.b $Rs,$Rd */
  1062. {
  1063. CRIS_INSN_CMP_R_B_R, "cmp-r.b-r", "cmp-r.b", 16,
  1064. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1065. },
  1066. /* cmp-r.w $Rs,$Rd */
  1067. {
  1068. CRIS_INSN_CMP_R_W_R, "cmp-r.w-r", "cmp-r.w", 16,
  1069. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1070. },
  1071. /* cmp-r.d $Rs,$Rd */
  1072. {
  1073. CRIS_INSN_CMP_R_D_R, "cmp-r.d-r", "cmp-r.d", 16,
  1074. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1075. },
  1076. /* cmp-m.b [${Rs}${inc}],${Rd} */
  1077. {
  1078. CRIS_INSN_CMP_M_B_M, "cmp-m.b-m", "cmp-m.b", 16,
  1079. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1080. },
  1081. /* cmp-m.w [${Rs}${inc}],${Rd} */
  1082. {
  1083. CRIS_INSN_CMP_M_W_M, "cmp-m.w-m", "cmp-m.w", 16,
  1084. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1085. },
  1086. /* cmp-m.d [${Rs}${inc}],${Rd} */
  1087. {
  1088. CRIS_INSN_CMP_M_D_M, "cmp-m.d-m", "cmp-m.d", 16,
  1089. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1090. },
  1091. /* cmp.b $sconst8,$Rd */
  1092. {
  1093. CRIS_INSN_CMPCBR, "cmpcbr", "cmp.b", 32,
  1094. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1095. },
  1096. /* cmp.w $sconst16,$Rd */
  1097. {
  1098. CRIS_INSN_CMPCWR, "cmpcwr", "cmp.w", 32,
  1099. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1100. },
  1101. /* cmp.d $const32,$Rd */
  1102. {
  1103. CRIS_INSN_CMPCDR, "cmpcdr", "cmp.d", 48,
  1104. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1105. },
  1106. /* cmpq $i,$Rd */
  1107. {
  1108. CRIS_INSN_CMPQ, "cmpq", "cmpq", 16,
  1109. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1110. },
  1111. /* cmps-m.b [${Rs}${inc}],$Rd */
  1112. {
  1113. CRIS_INSN_CMPS_M_B_M, "cmps-m.b-m", "cmps-m.b", 16,
  1114. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1115. },
  1116. /* cmps-m.w [${Rs}${inc}],$Rd */
  1117. {
  1118. CRIS_INSN_CMPS_M_W_M, "cmps-m.w-m", "cmps-m.w", 16,
  1119. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1120. },
  1121. /* [${Rs}${inc}],$Rd */
  1122. {
  1123. CRIS_INSN_CMPSCBR, "cmpscbr", "[", 32,
  1124. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1125. },
  1126. /* [${Rs}${inc}],$Rd */
  1127. {
  1128. CRIS_INSN_CMPSCWR, "cmpscwr", "[", 32,
  1129. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1130. },
  1131. /* cmpu-m.b [${Rs}${inc}],$Rd */
  1132. {
  1133. CRIS_INSN_CMPU_M_B_M, "cmpu-m.b-m", "cmpu-m.b", 16,
  1134. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1135. },
  1136. /* cmpu-m.w [${Rs}${inc}],$Rd */
  1137. {
  1138. CRIS_INSN_CMPU_M_W_M, "cmpu-m.w-m", "cmpu-m.w", 16,
  1139. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1140. },
  1141. /* [${Rs}${inc}],$Rd */
  1142. {
  1143. CRIS_INSN_CMPUCBR, "cmpucbr", "[", 32,
  1144. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1145. },
  1146. /* [${Rs}${inc}],$Rd */
  1147. {
  1148. CRIS_INSN_CMPUCWR, "cmpucwr", "[", 32,
  1149. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1150. },
  1151. /* move-m.b [${Rs}${inc}],${Rd} */
  1152. {
  1153. CRIS_INSN_MOVE_M_B_M, "move-m.b-m", "move-m.b", 16,
  1154. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1155. },
  1156. /* move-m.w [${Rs}${inc}],${Rd} */
  1157. {
  1158. CRIS_INSN_MOVE_M_W_M, "move-m.w-m", "move-m.w", 16,
  1159. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1160. },
  1161. /* move-m.d [${Rs}${inc}],${Rd} */
  1162. {
  1163. CRIS_INSN_MOVE_M_D_M, "move-m.d-m", "move-m.d", 16,
  1164. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1165. },
  1166. /* movs-m.b [${Rs}${inc}],${Rd} */
  1167. {
  1168. CRIS_INSN_MOVS_M_B_M, "movs-m.b-m", "movs-m.b", 16,
  1169. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1170. },
  1171. /* movs-m.w [${Rs}${inc}],${Rd} */
  1172. {
  1173. CRIS_INSN_MOVS_M_W_M, "movs-m.w-m", "movs-m.w", 16,
  1174. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1175. },
  1176. /* movu-m.b [${Rs}${inc}],${Rd} */
  1177. {
  1178. CRIS_INSN_MOVU_M_B_M, "movu-m.b-m", "movu-m.b", 16,
  1179. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1180. },
  1181. /* movu-m.w [${Rs}${inc}],${Rd} */
  1182. {
  1183. CRIS_INSN_MOVU_M_W_M, "movu-m.w-m", "movu-m.w", 16,
  1184. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1185. },
  1186. /* move ${Rs},${Pd} */
  1187. {
  1188. CRIS_INSN_MOVE_R_SPRV0, "move-r-sprv0", "move", 16,
  1189. { 0, { { { (1<<MACH_CRISV0), 0 } } } }
  1190. },
  1191. /* move ${Rs},${Pd} */
  1192. {
  1193. CRIS_INSN_MOVE_R_SPRV3, "move-r-sprv3", "move", 16,
  1194. { 0, { { { (1<<MACH_CRISV3), 0 } } } }
  1195. },
  1196. /* move ${Rs},${Pd} */
  1197. {
  1198. CRIS_INSN_MOVE_R_SPRV8, "move-r-sprv8", "move", 16,
  1199. { 0, { { { (1<<MACH_CRISV8), 0 } } } }
  1200. },
  1201. /* move ${Rs},${Pd} */
  1202. {
  1203. CRIS_INSN_MOVE_R_SPRV10, "move-r-sprv10", "move", 16,
  1204. { 0, { { { (1<<MACH_CRISV10), 0 } } } }
  1205. },
  1206. /* move ${Rs},${Pd} */
  1207. {
  1208. CRIS_INSN_MOVE_R_SPRV32, "move-r-sprv32", "move", 16,
  1209. { 0, { { { (1<<MACH_CRISV32), 0 } } } }
  1210. },
  1211. /* move ${Ps},${Rd-sfield} */
  1212. {
  1213. CRIS_INSN_MOVE_SPR_RV0, "move-spr-rv0", "move", 16,
  1214. { 0, { { { (1<<MACH_CRISV0), 0 } } } }
  1215. },
  1216. /* move ${Ps},${Rd-sfield} */
  1217. {
  1218. CRIS_INSN_MOVE_SPR_RV3, "move-spr-rv3", "move", 16,
  1219. { 0, { { { (1<<MACH_CRISV3), 0 } } } }
  1220. },
  1221. /* move ${Ps},${Rd-sfield} */
  1222. {
  1223. CRIS_INSN_MOVE_SPR_RV8, "move-spr-rv8", "move", 16,
  1224. { 0, { { { (1<<MACH_CRISV8), 0 } } } }
  1225. },
  1226. /* move ${Ps},${Rd-sfield} */
  1227. {
  1228. CRIS_INSN_MOVE_SPR_RV10, "move-spr-rv10", "move", 16,
  1229. { 0, { { { (1<<MACH_CRISV10), 0 } } } }
  1230. },
  1231. /* move ${Ps},${Rd-sfield} */
  1232. {
  1233. CRIS_INSN_MOVE_SPR_RV32, "move-spr-rv32", "move", 16,
  1234. { 0, { { { (1<<MACH_CRISV32), 0 } } } }
  1235. },
  1236. /* ret/reti/retb */
  1237. {
  1238. CRIS_INSN_RET_TYPE, "ret-type", "ret/reti/retb", 16,
  1239. { 0|A(UNCOND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_CRISV0)|(1<<MACH_CRISV3)|(1<<MACH_CRISV8)|(1<<MACH_CRISV10), 0 } } } }
  1240. },
  1241. /* move [${Rs}${inc}],${Pd} */
  1242. {
  1243. CRIS_INSN_MOVE_M_SPRV0, "move-m-sprv0", "move", 16,
  1244. { 0, { { { (1<<MACH_CRISV0), 0 } } } }
  1245. },
  1246. /* move [${Rs}${inc}],${Pd} */
  1247. {
  1248. CRIS_INSN_MOVE_M_SPRV3, "move-m-sprv3", "move", 16,
  1249. { 0, { { { (1<<MACH_CRISV3), 0 } } } }
  1250. },
  1251. /* move [${Rs}${inc}],${Pd} */
  1252. {
  1253. CRIS_INSN_MOVE_M_SPRV8, "move-m-sprv8", "move", 16,
  1254. { 0, { { { (1<<MACH_CRISV8), 0 } } } }
  1255. },
  1256. /* move [${Rs}${inc}],${Pd} */
  1257. {
  1258. CRIS_INSN_MOVE_M_SPRV10, "move-m-sprv10", "move", 16,
  1259. { 0, { { { (1<<MACH_CRISV10), 0 } } } }
  1260. },
  1261. /* move [${Rs}${inc}],${Pd} */
  1262. {
  1263. CRIS_INSN_MOVE_M_SPRV32, "move-m-sprv32", "move", 16,
  1264. { 0, { { { (1<<MACH_CRISV32), 0 } } } }
  1265. },
  1266. /* move ${sconst16},${Pd} */
  1267. {
  1268. CRIS_INSN_MOVE_C_SPRV0_P5, "move-c-sprv0-p5", "move", 32,
  1269. { 0, { { { (1<<MACH_CRISV0), 0 } } } }
  1270. },
  1271. /* move ${const32},${Pd} */
  1272. {
  1273. CRIS_INSN_MOVE_C_SPRV0_P9, "move-c-sprv0-p9", "move", 48,
  1274. { 0, { { { (1<<MACH_CRISV0), 0 } } } }
  1275. },
  1276. /* move ${const32},${Pd} */
  1277. {
  1278. CRIS_INSN_MOVE_C_SPRV0_P10, "move-c-sprv0-p10", "move", 48,
  1279. { 0, { { { (1<<MACH_CRISV0), 0 } } } }
  1280. },
  1281. /* move ${const32},${Pd} */
  1282. {
  1283. CRIS_INSN_MOVE_C_SPRV0_P11, "move-c-sprv0-p11", "move", 48,
  1284. { 0, { { { (1<<MACH_CRISV0), 0 } } } }
  1285. },
  1286. /* move ${const32},${Pd} */
  1287. {
  1288. CRIS_INSN_MOVE_C_SPRV0_P12, "move-c-sprv0-p12", "move", 48,
  1289. { 0, { { { (1<<MACH_CRISV0), 0 } } } }
  1290. },
  1291. /* move ${const32},${Pd} */
  1292. {
  1293. CRIS_INSN_MOVE_C_SPRV0_P13, "move-c-sprv0-p13", "move", 48,
  1294. { 0, { { { (1<<MACH_CRISV0), 0 } } } }
  1295. },
  1296. /* move ${sconst16},${Pd} */
  1297. {
  1298. CRIS_INSN_MOVE_C_SPRV0_P6, "move-c-sprv0-p6", "move", 32,
  1299. { 0, { { { (1<<MACH_CRISV0), 0 } } } }
  1300. },
  1301. /* move ${sconst16},${Pd} */
  1302. {
  1303. CRIS_INSN_MOVE_C_SPRV0_P7, "move-c-sprv0-p7", "move", 32,
  1304. { 0, { { { (1<<MACH_CRISV0), 0 } } } }
  1305. },
  1306. /* move ${sconst16},${Pd} */
  1307. {
  1308. CRIS_INSN_MOVE_C_SPRV3_P5, "move-c-sprv3-p5", "move", 32,
  1309. { 0, { { { (1<<MACH_CRISV3), 0 } } } }
  1310. },
  1311. /* move ${const32},${Pd} */
  1312. {
  1313. CRIS_INSN_MOVE_C_SPRV3_P9, "move-c-sprv3-p9", "move", 48,
  1314. { 0, { { { (1<<MACH_CRISV3), 0 } } } }
  1315. },
  1316. /* move ${const32},${Pd} */
  1317. {
  1318. CRIS_INSN_MOVE_C_SPRV3_P10, "move-c-sprv3-p10", "move", 48,
  1319. { 0, { { { (1<<MACH_CRISV3), 0 } } } }
  1320. },
  1321. /* move ${const32},${Pd} */
  1322. {
  1323. CRIS_INSN_MOVE_C_SPRV3_P11, "move-c-sprv3-p11", "move", 48,
  1324. { 0, { { { (1<<MACH_CRISV3), 0 } } } }
  1325. },
  1326. /* move ${const32},${Pd} */
  1327. {
  1328. CRIS_INSN_MOVE_C_SPRV3_P12, "move-c-sprv3-p12", "move", 48,
  1329. { 0, { { { (1<<MACH_CRISV3), 0 } } } }
  1330. },
  1331. /* move ${const32},${Pd} */
  1332. {
  1333. CRIS_INSN_MOVE_C_SPRV3_P13, "move-c-sprv3-p13", "move", 48,
  1334. { 0, { { { (1<<MACH_CRISV3), 0 } } } }
  1335. },
  1336. /* move ${sconst16},${Pd} */
  1337. {
  1338. CRIS_INSN_MOVE_C_SPRV3_P6, "move-c-sprv3-p6", "move", 32,
  1339. { 0, { { { (1<<MACH_CRISV3), 0 } } } }
  1340. },
  1341. /* move ${sconst16},${Pd} */
  1342. {
  1343. CRIS_INSN_MOVE_C_SPRV3_P7, "move-c-sprv3-p7", "move", 32,
  1344. { 0, { { { (1<<MACH_CRISV3), 0 } } } }
  1345. },
  1346. /* move ${const32},${Pd} */
  1347. {
  1348. CRIS_INSN_MOVE_C_SPRV3_P14, "move-c-sprv3-p14", "move", 48,
  1349. { 0, { { { (1<<MACH_CRISV3), 0 } } } }
  1350. },
  1351. /* move ${sconst16},${Pd} */
  1352. {
  1353. CRIS_INSN_MOVE_C_SPRV8_P5, "move-c-sprv8-p5", "move", 32,
  1354. { 0, { { { (1<<MACH_CRISV8), 0 } } } }
  1355. },
  1356. /* move ${const32},${Pd} */
  1357. {
  1358. CRIS_INSN_MOVE_C_SPRV8_P9, "move-c-sprv8-p9", "move", 48,
  1359. { 0, { { { (1<<MACH_CRISV8), 0 } } } }
  1360. },
  1361. /* move ${const32},${Pd} */
  1362. {
  1363. CRIS_INSN_MOVE_C_SPRV8_P10, "move-c-sprv8-p10", "move", 48,
  1364. { 0, { { { (1<<MACH_CRISV8), 0 } } } }
  1365. },
  1366. /* move ${const32},${Pd} */
  1367. {
  1368. CRIS_INSN_MOVE_C_SPRV8_P11, "move-c-sprv8-p11", "move", 48,
  1369. { 0, { { { (1<<MACH_CRISV8), 0 } } } }
  1370. },
  1371. /* move ${const32},${Pd} */
  1372. {
  1373. CRIS_INSN_MOVE_C_SPRV8_P12, "move-c-sprv8-p12", "move", 48,
  1374. { 0, { { { (1<<MACH_CRISV8), 0 } } } }
  1375. },
  1376. /* move ${const32},${Pd} */
  1377. {
  1378. CRIS_INSN_MOVE_C_SPRV8_P13, "move-c-sprv8-p13", "move", 48,
  1379. { 0, { { { (1<<MACH_CRISV8), 0 } } } }
  1380. },
  1381. /* move ${const32},${Pd} */
  1382. {
  1383. CRIS_INSN_MOVE_C_SPRV8_P14, "move-c-sprv8-p14", "move", 48,
  1384. { 0, { { { (1<<MACH_CRISV8), 0 } } } }
  1385. },
  1386. /* move ${sconst16},${Pd} */
  1387. {
  1388. CRIS_INSN_MOVE_C_SPRV10_P5, "move-c-sprv10-p5", "move", 32,
  1389. { 0, { { { (1<<MACH_CRISV10), 0 } } } }
  1390. },
  1391. /* move ${const32},${Pd} */
  1392. {
  1393. CRIS_INSN_MOVE_C_SPRV10_P9, "move-c-sprv10-p9", "move", 48,
  1394. { 0, { { { (1<<MACH_CRISV10), 0 } } } }
  1395. },
  1396. /* move ${const32},${Pd} */
  1397. {
  1398. CRIS_INSN_MOVE_C_SPRV10_P10, "move-c-sprv10-p10", "move", 48,
  1399. { 0, { { { (1<<MACH_CRISV10), 0 } } } }
  1400. },
  1401. /* move ${const32},${Pd} */
  1402. {
  1403. CRIS_INSN_MOVE_C_SPRV10_P11, "move-c-sprv10-p11", "move", 48,
  1404. { 0, { { { (1<<MACH_CRISV10), 0 } } } }
  1405. },
  1406. /* move ${const32},${Pd} */
  1407. {
  1408. CRIS_INSN_MOVE_C_SPRV10_P12, "move-c-sprv10-p12", "move", 48,
  1409. { 0, { { { (1<<MACH_CRISV10), 0 } } } }
  1410. },
  1411. /* move ${const32},${Pd} */
  1412. {
  1413. CRIS_INSN_MOVE_C_SPRV10_P13, "move-c-sprv10-p13", "move", 48,
  1414. { 0, { { { (1<<MACH_CRISV10), 0 } } } }
  1415. },
  1416. /* move ${const32},${Pd} */
  1417. {
  1418. CRIS_INSN_MOVE_C_SPRV10_P7, "move-c-sprv10-p7", "move", 48,
  1419. { 0, { { { (1<<MACH_CRISV10), 0 } } } }
  1420. },
  1421. /* move ${const32},${Pd} */
  1422. {
  1423. CRIS_INSN_MOVE_C_SPRV10_P14, "move-c-sprv10-p14", "move", 48,
  1424. { 0, { { { (1<<MACH_CRISV10), 0 } } } }
  1425. },
  1426. /* move ${const32},${Pd} */
  1427. {
  1428. CRIS_INSN_MOVE_C_SPRV10_P15, "move-c-sprv10-p15", "move", 48,
  1429. { 0, { { { (1<<MACH_CRISV10), 0 } } } }
  1430. },
  1431. /* move ${const32},${Pd} */
  1432. {
  1433. CRIS_INSN_MOVE_C_SPRV32_P2, "move-c-sprv32-p2", "move", 48,
  1434. { 0, { { { (1<<MACH_CRISV32), 0 } } } }
  1435. },
  1436. /* move ${const32},${Pd} */
  1437. {
  1438. CRIS_INSN_MOVE_C_SPRV32_P3, "move-c-sprv32-p3", "move", 48,
  1439. { 0, { { { (1<<MACH_CRISV32), 0 } } } }
  1440. },
  1441. /* move ${const32},${Pd} */
  1442. {
  1443. CRIS_INSN_MOVE_C_SPRV32_P5, "move-c-sprv32-p5", "move", 48,
  1444. { 0, { { { (1<<MACH_CRISV32), 0 } } } }
  1445. },
  1446. /* move ${const32},${Pd} */
  1447. {
  1448. CRIS_INSN_MOVE_C_SPRV32_P6, "move-c-sprv32-p6", "move", 48,
  1449. { 0, { { { (1<<MACH_CRISV32), 0 } } } }
  1450. },
  1451. /* move ${const32},${Pd} */
  1452. {
  1453. CRIS_INSN_MOVE_C_SPRV32_P7, "move-c-sprv32-p7", "move", 48,
  1454. { 0, { { { (1<<MACH_CRISV32), 0 } } } }
  1455. },
  1456. /* move ${const32},${Pd} */
  1457. {
  1458. CRIS_INSN_MOVE_C_SPRV32_P9, "move-c-sprv32-p9", "move", 48,
  1459. { 0, { { { (1<<MACH_CRISV32), 0 } } } }
  1460. },
  1461. /* move ${const32},${Pd} */
  1462. {
  1463. CRIS_INSN_MOVE_C_SPRV32_P10, "move-c-sprv32-p10", "move", 48,
  1464. { 0, { { { (1<<MACH_CRISV32), 0 } } } }
  1465. },
  1466. /* move ${const32},${Pd} */
  1467. {
  1468. CRIS_INSN_MOVE_C_SPRV32_P11, "move-c-sprv32-p11", "move", 48,
  1469. { 0, { { { (1<<MACH_CRISV32), 0 } } } }
  1470. },
  1471. /* move ${const32},${Pd} */
  1472. {
  1473. CRIS_INSN_MOVE_C_SPRV32_P12, "move-c-sprv32-p12", "move", 48,
  1474. { 0, { { { (1<<MACH_CRISV32), 0 } } } }
  1475. },
  1476. /* move ${const32},${Pd} */
  1477. {
  1478. CRIS_INSN_MOVE_C_SPRV32_P13, "move-c-sprv32-p13", "move", 48,
  1479. { 0, { { { (1<<MACH_CRISV32), 0 } } } }
  1480. },
  1481. /* move ${const32},${Pd} */
  1482. {
  1483. CRIS_INSN_MOVE_C_SPRV32_P14, "move-c-sprv32-p14", "move", 48,
  1484. { 0, { { { (1<<MACH_CRISV32), 0 } } } }
  1485. },
  1486. /* move ${const32},${Pd} */
  1487. {
  1488. CRIS_INSN_MOVE_C_SPRV32_P15, "move-c-sprv32-p15", "move", 48,
  1489. { 0, { { { (1<<MACH_CRISV32), 0 } } } }
  1490. },
  1491. /* move ${Ps},[${Rd-sfield}${inc}] */
  1492. {
  1493. CRIS_INSN_MOVE_SPR_MV0, "move-spr-mv0", "move", 16,
  1494. { 0, { { { (1<<MACH_CRISV0), 0 } } } }
  1495. },
  1496. /* move ${Ps},[${Rd-sfield}${inc}] */
  1497. {
  1498. CRIS_INSN_MOVE_SPR_MV3, "move-spr-mv3", "move", 16,
  1499. { 0, { { { (1<<MACH_CRISV3), 0 } } } }
  1500. },
  1501. /* move ${Ps},[${Rd-sfield}${inc}] */
  1502. {
  1503. CRIS_INSN_MOVE_SPR_MV8, "move-spr-mv8", "move", 16,
  1504. { 0, { { { (1<<MACH_CRISV8), 0 } } } }
  1505. },
  1506. /* move ${Ps},[${Rd-sfield}${inc}] */
  1507. {
  1508. CRIS_INSN_MOVE_SPR_MV10, "move-spr-mv10", "move", 16,
  1509. { 0, { { { (1<<MACH_CRISV10), 0 } } } }
  1510. },
  1511. /* move ${Ps},[${Rd-sfield}${inc}] */
  1512. {
  1513. CRIS_INSN_MOVE_SPR_MV32, "move-spr-mv32", "move", 16,
  1514. { 0, { { { (1<<MACH_CRISV32), 0 } } } }
  1515. },
  1516. /* sbfs [${Rd-sfield}${inc}] */
  1517. {
  1518. CRIS_INSN_SBFS, "sbfs", "sbfs", 16,
  1519. { 0, { { { (1<<MACH_CRISV10), 0 } } } }
  1520. },
  1521. /* move ${Ss},${Rd-sfield} */
  1522. {
  1523. CRIS_INSN_MOVE_SS_R, "move-ss-r", "move", 16,
  1524. { 0, { { { (1<<MACH_CRISV32), 0 } } } }
  1525. },
  1526. /* move ${Rs},${Sd} */
  1527. {
  1528. CRIS_INSN_MOVE_R_SS, "move-r-ss", "move", 16,
  1529. { 0, { { { (1<<MACH_CRISV32), 0 } } } }
  1530. },
  1531. /* movem ${Rs-dfield},[${Rd-sfield}${inc}] */
  1532. {
  1533. CRIS_INSN_MOVEM_R_M, "movem-r-m", "movem", 16,
  1534. { 0, { { { (1<<MACH_CRISV0)|(1<<MACH_CRISV3)|(1<<MACH_CRISV8)|(1<<MACH_CRISV10), 0 } } } }
  1535. },
  1536. /* movem ${Rs-dfield},[${Rd-sfield}${inc}] */
  1537. {
  1538. CRIS_INSN_MOVEM_R_M_V32, "movem-r-m-v32", "movem", 16,
  1539. { 0, { { { (1<<MACH_CRISV32), 0 } } } }
  1540. },
  1541. /* movem [${Rs}${inc}],${Rd} */
  1542. {
  1543. CRIS_INSN_MOVEM_M_R, "movem-m-r", "movem", 16,
  1544. { 0, { { { (1<<MACH_CRISV0)|(1<<MACH_CRISV3)|(1<<MACH_CRISV8)|(1<<MACH_CRISV10), 0 } } } }
  1545. },
  1546. /* movem [${Rs}${inc}],${Rd} */
  1547. {
  1548. CRIS_INSN_MOVEM_M_PC, "movem-m-pc", "movem", 16,
  1549. { 0|A(UNCOND_CTI), { { { (1<<MACH_CRISV0)|(1<<MACH_CRISV3)|(1<<MACH_CRISV8)|(1<<MACH_CRISV10), 0 } } } }
  1550. },
  1551. /* movem [${Rs}${inc}],${Rd} */
  1552. {
  1553. CRIS_INSN_MOVEM_M_R_V32, "movem-m-r-v32", "movem", 16,
  1554. { 0, { { { (1<<MACH_CRISV32), 0 } } } }
  1555. },
  1556. /* add.b $Rs,$Rd */
  1557. {
  1558. CRIS_INSN_ADD_B_R, "add.b-r", "add.b", 16,
  1559. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1560. },
  1561. /* add.w $Rs,$Rd */
  1562. {
  1563. CRIS_INSN_ADD_W_R, "add.w-r", "add.w", 16,
  1564. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1565. },
  1566. /* add.d $Rs,$Rd */
  1567. {
  1568. CRIS_INSN_ADD_D_R, "add.d-r", "add.d", 16,
  1569. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1570. },
  1571. /* add-m.b [${Rs}${inc}],${Rd} */
  1572. {
  1573. CRIS_INSN_ADD_M_B_M, "add-m.b-m", "add-m.b", 16,
  1574. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1575. },
  1576. /* add-m.w [${Rs}${inc}],${Rd} */
  1577. {
  1578. CRIS_INSN_ADD_M_W_M, "add-m.w-m", "add-m.w", 16,
  1579. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1580. },
  1581. /* add-m.d [${Rs}${inc}],${Rd} */
  1582. {
  1583. CRIS_INSN_ADD_M_D_M, "add-m.d-m", "add-m.d", 16,
  1584. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1585. },
  1586. /* add.b ${sconst8}],${Rd} */
  1587. {
  1588. CRIS_INSN_ADDCBR, "addcbr", "add.b", 32,
  1589. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1590. },
  1591. /* add.w ${sconst16}],${Rd} */
  1592. {
  1593. CRIS_INSN_ADDCWR, "addcwr", "add.w", 32,
  1594. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1595. },
  1596. /* add.d ${const32}],${Rd} */
  1597. {
  1598. CRIS_INSN_ADDCDR, "addcdr", "add.d", 48,
  1599. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1600. },
  1601. /* add.d ${sconst32},PC */
  1602. {
  1603. CRIS_INSN_ADDCPC, "addcpc", "add.d", 48,
  1604. { 0|A(UNCOND_CTI), { { { (1<<MACH_CRISV0)|(1<<MACH_CRISV3)|(1<<MACH_CRISV8)|(1<<MACH_CRISV10), 0 } } } }
  1605. },
  1606. /* adds.b $Rs,$Rd */
  1607. {
  1608. CRIS_INSN_ADDS_B_R, "adds.b-r", "adds.b", 16,
  1609. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1610. },
  1611. /* adds.w $Rs,$Rd */
  1612. {
  1613. CRIS_INSN_ADDS_W_R, "adds.w-r", "adds.w", 16,
  1614. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1615. },
  1616. /* adds-m.b [${Rs}${inc}],$Rd */
  1617. {
  1618. CRIS_INSN_ADDS_M_B_M, "adds-m.b-m", "adds-m.b", 16,
  1619. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1620. },
  1621. /* adds-m.w [${Rs}${inc}],$Rd */
  1622. {
  1623. CRIS_INSN_ADDS_M_W_M, "adds-m.w-m", "adds-m.w", 16,
  1624. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1625. },
  1626. /* [${Rs}${inc}],$Rd */
  1627. {
  1628. CRIS_INSN_ADDSCBR, "addscbr", "[", 32,
  1629. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1630. },
  1631. /* [${Rs}${inc}],$Rd */
  1632. {
  1633. CRIS_INSN_ADDSCWR, "addscwr", "[", 32,
  1634. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1635. },
  1636. /* adds.w [PC],PC */
  1637. {
  1638. CRIS_INSN_ADDSPCPC, "addspcpc", "adds.w", 16,
  1639. { 0|A(UNCOND_CTI), { { { (1<<MACH_CRISV0)|(1<<MACH_CRISV3)|(1<<MACH_CRISV8)|(1<<MACH_CRISV10), 0 } } } }
  1640. },
  1641. /* addu.b $Rs,$Rd */
  1642. {
  1643. CRIS_INSN_ADDU_B_R, "addu.b-r", "addu.b", 16,
  1644. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1645. },
  1646. /* addu.w $Rs,$Rd */
  1647. {
  1648. CRIS_INSN_ADDU_W_R, "addu.w-r", "addu.w", 16,
  1649. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1650. },
  1651. /* addu-m.b [${Rs}${inc}],$Rd */
  1652. {
  1653. CRIS_INSN_ADDU_M_B_M, "addu-m.b-m", "addu-m.b", 16,
  1654. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1655. },
  1656. /* addu-m.w [${Rs}${inc}],$Rd */
  1657. {
  1658. CRIS_INSN_ADDU_M_W_M, "addu-m.w-m", "addu-m.w", 16,
  1659. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1660. },
  1661. /* [${Rs}${inc}],$Rd */
  1662. {
  1663. CRIS_INSN_ADDUCBR, "adducbr", "[", 32,
  1664. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1665. },
  1666. /* [${Rs}${inc}],$Rd */
  1667. {
  1668. CRIS_INSN_ADDUCWR, "adducwr", "[", 32,
  1669. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1670. },
  1671. /* sub.b $Rs,$Rd */
  1672. {
  1673. CRIS_INSN_SUB_B_R, "sub.b-r", "sub.b", 16,
  1674. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1675. },
  1676. /* sub.w $Rs,$Rd */
  1677. {
  1678. CRIS_INSN_SUB_W_R, "sub.w-r", "sub.w", 16,
  1679. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1680. },
  1681. /* sub.d $Rs,$Rd */
  1682. {
  1683. CRIS_INSN_SUB_D_R, "sub.d-r", "sub.d", 16,
  1684. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1685. },
  1686. /* sub-m.b [${Rs}${inc}],${Rd} */
  1687. {
  1688. CRIS_INSN_SUB_M_B_M, "sub-m.b-m", "sub-m.b", 16,
  1689. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1690. },
  1691. /* sub-m.w [${Rs}${inc}],${Rd} */
  1692. {
  1693. CRIS_INSN_SUB_M_W_M, "sub-m.w-m", "sub-m.w", 16,
  1694. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1695. },
  1696. /* sub-m.d [${Rs}${inc}],${Rd} */
  1697. {
  1698. CRIS_INSN_SUB_M_D_M, "sub-m.d-m", "sub-m.d", 16,
  1699. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1700. },
  1701. /* sub.b ${sconst8}],${Rd} */
  1702. {
  1703. CRIS_INSN_SUBCBR, "subcbr", "sub.b", 32,
  1704. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1705. },
  1706. /* sub.w ${sconst16}],${Rd} */
  1707. {
  1708. CRIS_INSN_SUBCWR, "subcwr", "sub.w", 32,
  1709. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1710. },
  1711. /* sub.d ${const32}],${Rd} */
  1712. {
  1713. CRIS_INSN_SUBCDR, "subcdr", "sub.d", 48,
  1714. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1715. },
  1716. /* subs.b $Rs,$Rd */
  1717. {
  1718. CRIS_INSN_SUBS_B_R, "subs.b-r", "subs.b", 16,
  1719. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1720. },
  1721. /* subs.w $Rs,$Rd */
  1722. {
  1723. CRIS_INSN_SUBS_W_R, "subs.w-r", "subs.w", 16,
  1724. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1725. },
  1726. /* subs-m.b [${Rs}${inc}],$Rd */
  1727. {
  1728. CRIS_INSN_SUBS_M_B_M, "subs-m.b-m", "subs-m.b", 16,
  1729. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1730. },
  1731. /* subs-m.w [${Rs}${inc}],$Rd */
  1732. {
  1733. CRIS_INSN_SUBS_M_W_M, "subs-m.w-m", "subs-m.w", 16,
  1734. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1735. },
  1736. /* [${Rs}${inc}],$Rd */
  1737. {
  1738. CRIS_INSN_SUBSCBR, "subscbr", "[", 32,
  1739. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1740. },
  1741. /* [${Rs}${inc}],$Rd */
  1742. {
  1743. CRIS_INSN_SUBSCWR, "subscwr", "[", 32,
  1744. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1745. },
  1746. /* subu.b $Rs,$Rd */
  1747. {
  1748. CRIS_INSN_SUBU_B_R, "subu.b-r", "subu.b", 16,
  1749. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1750. },
  1751. /* subu.w $Rs,$Rd */
  1752. {
  1753. CRIS_INSN_SUBU_W_R, "subu.w-r", "subu.w", 16,
  1754. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1755. },
  1756. /* subu-m.b [${Rs}${inc}],$Rd */
  1757. {
  1758. CRIS_INSN_SUBU_M_B_M, "subu-m.b-m", "subu-m.b", 16,
  1759. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1760. },
  1761. /* subu-m.w [${Rs}${inc}],$Rd */
  1762. {
  1763. CRIS_INSN_SUBU_M_W_M, "subu-m.w-m", "subu-m.w", 16,
  1764. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1765. },
  1766. /* [${Rs}${inc}],$Rd */
  1767. {
  1768. CRIS_INSN_SUBUCBR, "subucbr", "[", 32,
  1769. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1770. },
  1771. /* [${Rs}${inc}],$Rd */
  1772. {
  1773. CRIS_INSN_SUBUCWR, "subucwr", "[", 32,
  1774. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1775. },
  1776. /* addc $Rs,$Rd */
  1777. {
  1778. CRIS_INSN_ADDC_R, "addc-r", "addc", 16,
  1779. { 0, { { { (1<<MACH_CRISV32), 0 } } } }
  1780. },
  1781. /* addc [${Rs}${inc}],${Rd} */
  1782. {
  1783. CRIS_INSN_ADDC_M, "addc-m", "addc", 16,
  1784. { 0, { { { (1<<MACH_CRISV32), 0 } } } }
  1785. },
  1786. /* addc ${const32},${Rd} */
  1787. {
  1788. CRIS_INSN_ADDC_C, "addc-c", "addc", 48,
  1789. { 0, { { { (1<<MACH_CRISV32), 0 } } } }
  1790. },
  1791. /* lapc.d ${const32-pcrel},${Rd} */
  1792. {
  1793. CRIS_INSN_LAPC_D, "lapc-d", "lapc.d", 48,
  1794. { 0, { { { (1<<MACH_CRISV32), 0 } } } }
  1795. },
  1796. /* lapcq ${qo},${Rd} */
  1797. {
  1798. CRIS_INSN_LAPCQ, "lapcq", "lapcq", 16,
  1799. { 0, { { { (1<<MACH_CRISV32), 0 } } } }
  1800. },
  1801. /* addi.b ${Rs-dfield}.m,${Rd-sfield} */
  1802. {
  1803. CRIS_INSN_ADDI_B_R, "addi.b-r", "addi.b", 16,
  1804. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1805. },
  1806. /* addi.w ${Rs-dfield}.m,${Rd-sfield} */
  1807. {
  1808. CRIS_INSN_ADDI_W_R, "addi.w-r", "addi.w", 16,
  1809. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1810. },
  1811. /* addi.d ${Rs-dfield}.m,${Rd-sfield} */
  1812. {
  1813. CRIS_INSN_ADDI_D_R, "addi.d-r", "addi.d", 16,
  1814. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1815. },
  1816. /* neg.b $Rs,$Rd */
  1817. {
  1818. CRIS_INSN_NEG_B_R, "neg.b-r", "neg.b", 16,
  1819. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1820. },
  1821. /* neg.w $Rs,$Rd */
  1822. {
  1823. CRIS_INSN_NEG_W_R, "neg.w-r", "neg.w", 16,
  1824. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1825. },
  1826. /* neg.d $Rs,$Rd */
  1827. {
  1828. CRIS_INSN_NEG_D_R, "neg.d-r", "neg.d", 16,
  1829. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1830. },
  1831. /* test-m.b [${Rs}${inc}] */
  1832. {
  1833. CRIS_INSN_TEST_M_B_M, "test-m.b-m", "test-m.b", 16,
  1834. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1835. },
  1836. /* test-m.w [${Rs}${inc}] */
  1837. {
  1838. CRIS_INSN_TEST_M_W_M, "test-m.w-m", "test-m.w", 16,
  1839. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1840. },
  1841. /* test-m.d [${Rs}${inc}] */
  1842. {
  1843. CRIS_INSN_TEST_M_D_M, "test-m.d-m", "test-m.d", 16,
  1844. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1845. },
  1846. /* move-r-m.b ${Rs-dfield},[${Rd-sfield}${inc}] */
  1847. {
  1848. CRIS_INSN_MOVE_R_M_B_M, "move-r-m.b-m", "move-r-m.b", 16,
  1849. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1850. },
  1851. /* move-r-m.w ${Rs-dfield},[${Rd-sfield}${inc}] */
  1852. {
  1853. CRIS_INSN_MOVE_R_M_W_M, "move-r-m.w-m", "move-r-m.w", 16,
  1854. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1855. },
  1856. /* move-r-m.d ${Rs-dfield},[${Rd-sfield}${inc}] */
  1857. {
  1858. CRIS_INSN_MOVE_R_M_D_M, "move-r-m.d-m", "move-r-m.d", 16,
  1859. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1860. },
  1861. /* muls.b $Rs,$Rd */
  1862. {
  1863. CRIS_INSN_MULS_B, "muls.b", "muls.b", 16,
  1864. { 0, { { { (1<<MACH_CRISV10)|(1<<MACH_CRISV32), 0 } } } }
  1865. },
  1866. /* muls.w $Rs,$Rd */
  1867. {
  1868. CRIS_INSN_MULS_W, "muls.w", "muls.w", 16,
  1869. { 0, { { { (1<<MACH_CRISV10)|(1<<MACH_CRISV32), 0 } } } }
  1870. },
  1871. /* muls.d $Rs,$Rd */
  1872. {
  1873. CRIS_INSN_MULS_D, "muls.d", "muls.d", 16,
  1874. { 0, { { { (1<<MACH_CRISV10)|(1<<MACH_CRISV32), 0 } } } }
  1875. },
  1876. /* mulu.b $Rs,$Rd */
  1877. {
  1878. CRIS_INSN_MULU_B, "mulu.b", "mulu.b", 16,
  1879. { 0, { { { (1<<MACH_CRISV10)|(1<<MACH_CRISV32), 0 } } } }
  1880. },
  1881. /* mulu.w $Rs,$Rd */
  1882. {
  1883. CRIS_INSN_MULU_W, "mulu.w", "mulu.w", 16,
  1884. { 0, { { { (1<<MACH_CRISV10)|(1<<MACH_CRISV32), 0 } } } }
  1885. },
  1886. /* mulu.d $Rs,$Rd */
  1887. {
  1888. CRIS_INSN_MULU_D, "mulu.d", "mulu.d", 16,
  1889. { 0, { { { (1<<MACH_CRISV10)|(1<<MACH_CRISV32), 0 } } } }
  1890. },
  1891. /* mcp $Ps,$Rd */
  1892. {
  1893. CRIS_INSN_MCP, "mcp", "mcp", 16,
  1894. { 0, { { { (1<<MACH_CRISV32), 0 } } } }
  1895. },
  1896. /* mstep $Rs,$Rd */
  1897. {
  1898. CRIS_INSN_MSTEP, "mstep", "mstep", 16,
  1899. { 0, { { { (1<<MACH_CRISV0)|(1<<MACH_CRISV3)|(1<<MACH_CRISV8)|(1<<MACH_CRISV10), 0 } } } }
  1900. },
  1901. /* dstep $Rs,$Rd */
  1902. {
  1903. CRIS_INSN_DSTEP, "dstep", "dstep", 16,
  1904. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1905. },
  1906. /* abs $Rs,$Rd */
  1907. {
  1908. CRIS_INSN_ABS, "abs", "abs", 16,
  1909. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1910. },
  1911. /* and.b $Rs,$Rd */
  1912. {
  1913. CRIS_INSN_AND_B_R, "and.b-r", "and.b", 16,
  1914. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1915. },
  1916. /* and.w $Rs,$Rd */
  1917. {
  1918. CRIS_INSN_AND_W_R, "and.w-r", "and.w", 16,
  1919. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1920. },
  1921. /* and.d $Rs,$Rd */
  1922. {
  1923. CRIS_INSN_AND_D_R, "and.d-r", "and.d", 16,
  1924. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1925. },
  1926. /* and-m.b [${Rs}${inc}],${Rd} */
  1927. {
  1928. CRIS_INSN_AND_M_B_M, "and-m.b-m", "and-m.b", 16,
  1929. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1930. },
  1931. /* and-m.w [${Rs}${inc}],${Rd} */
  1932. {
  1933. CRIS_INSN_AND_M_W_M, "and-m.w-m", "and-m.w", 16,
  1934. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1935. },
  1936. /* and-m.d [${Rs}${inc}],${Rd} */
  1937. {
  1938. CRIS_INSN_AND_M_D_M, "and-m.d-m", "and-m.d", 16,
  1939. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1940. },
  1941. /* and.b ${sconst8}],${Rd} */
  1942. {
  1943. CRIS_INSN_ANDCBR, "andcbr", "and.b", 32,
  1944. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1945. },
  1946. /* and.w ${sconst16}],${Rd} */
  1947. {
  1948. CRIS_INSN_ANDCWR, "andcwr", "and.w", 32,
  1949. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1950. },
  1951. /* and.d ${const32}],${Rd} */
  1952. {
  1953. CRIS_INSN_ANDCDR, "andcdr", "and.d", 48,
  1954. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1955. },
  1956. /* andq $i,$Rd */
  1957. {
  1958. CRIS_INSN_ANDQ, "andq", "andq", 16,
  1959. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1960. },
  1961. /* orr.b $Rs,$Rd */
  1962. {
  1963. CRIS_INSN_ORR_B_R, "orr.b-r", "orr.b", 16,
  1964. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1965. },
  1966. /* orr.w $Rs,$Rd */
  1967. {
  1968. CRIS_INSN_ORR_W_R, "orr.w-r", "orr.w", 16,
  1969. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1970. },
  1971. /* orr.d $Rs,$Rd */
  1972. {
  1973. CRIS_INSN_ORR_D_R, "orr.d-r", "orr.d", 16,
  1974. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1975. },
  1976. /* or-m.b [${Rs}${inc}],${Rd} */
  1977. {
  1978. CRIS_INSN_OR_M_B_M, "or-m.b-m", "or-m.b", 16,
  1979. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1980. },
  1981. /* or-m.w [${Rs}${inc}],${Rd} */
  1982. {
  1983. CRIS_INSN_OR_M_W_M, "or-m.w-m", "or-m.w", 16,
  1984. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1985. },
  1986. /* or-m.d [${Rs}${inc}],${Rd} */
  1987. {
  1988. CRIS_INSN_OR_M_D_M, "or-m.d-m", "or-m.d", 16,
  1989. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1990. },
  1991. /* or.b ${sconst8}],${Rd} */
  1992. {
  1993. CRIS_INSN_ORCBR, "orcbr", "or.b", 32,
  1994. { 0, { { { (1<<MACH_BASE), 0 } } } }
  1995. },
  1996. /* or.w ${sconst16}],${Rd} */
  1997. {
  1998. CRIS_INSN_ORCWR, "orcwr", "or.w", 32,
  1999. { 0, { { { (1<<MACH_BASE), 0 } } } }
  2000. },
  2001. /* or.d ${const32}],${Rd} */
  2002. {
  2003. CRIS_INSN_ORCDR, "orcdr", "or.d", 48,
  2004. { 0, { { { (1<<MACH_BASE), 0 } } } }
  2005. },
  2006. /* orq $i,$Rd */
  2007. {
  2008. CRIS_INSN_ORQ, "orq", "orq", 16,
  2009. { 0, { { { (1<<MACH_BASE), 0 } } } }
  2010. },
  2011. /* xor $Rs,$Rd */
  2012. {
  2013. CRIS_INSN_XOR, "xor", "xor", 16,
  2014. { 0, { { { (1<<MACH_BASE), 0 } } } }
  2015. },
  2016. /* not ${Rs} */
  2017. {
  2018. CRIS_INSN_NOT, "not", "not", 16,
  2019. { 0, { { { (1<<MACH_CRISV0)|(1<<MACH_CRISV3), 0 } } } }
  2020. },
  2021. /* swap${swapoption} ${Rs} */
  2022. {
  2023. CRIS_INSN_SWAP, "swap", "swap", 16,
  2024. { 0, { { { (1<<MACH_CRISV8)|(1<<MACH_CRISV10)|(1<<MACH_CRISV32), 0 } } } }
  2025. },
  2026. /* asrr.b $Rs,$Rd */
  2027. {
  2028. CRIS_INSN_ASRR_B_R, "asrr.b-r", "asrr.b", 16,
  2029. { 0, { { { (1<<MACH_BASE), 0 } } } }
  2030. },
  2031. /* asrr.w $Rs,$Rd */
  2032. {
  2033. CRIS_INSN_ASRR_W_R, "asrr.w-r", "asrr.w", 16,
  2034. { 0, { { { (1<<MACH_BASE), 0 } } } }
  2035. },
  2036. /* asrr.d $Rs,$Rd */
  2037. {
  2038. CRIS_INSN_ASRR_D_R, "asrr.d-r", "asrr.d", 16,
  2039. { 0, { { { (1<<MACH_BASE), 0 } } } }
  2040. },
  2041. /* asrq $c,${Rd} */
  2042. {
  2043. CRIS_INSN_ASRQ, "asrq", "asrq", 16,
  2044. { 0, { { { (1<<MACH_BASE), 0 } } } }
  2045. },
  2046. /* lsrr.b $Rs,$Rd */
  2047. {
  2048. CRIS_INSN_LSRR_B_R, "lsrr.b-r", "lsrr.b", 16,
  2049. { 0, { { { (1<<MACH_BASE), 0 } } } }
  2050. },
  2051. /* lsrr.w $Rs,$Rd */
  2052. {
  2053. CRIS_INSN_LSRR_W_R, "lsrr.w-r", "lsrr.w", 16,
  2054. { 0, { { { (1<<MACH_BASE), 0 } } } }
  2055. },
  2056. /* lsrr.d $Rs,$Rd */
  2057. {
  2058. CRIS_INSN_LSRR_D_R, "lsrr.d-r", "lsrr.d", 16,
  2059. { 0, { { { (1<<MACH_BASE), 0 } } } }
  2060. },
  2061. /* lsrq $c,${Rd} */
  2062. {
  2063. CRIS_INSN_LSRQ, "lsrq", "lsrq", 16,
  2064. { 0, { { { (1<<MACH_BASE), 0 } } } }
  2065. },
  2066. /* lslr.b $Rs,$Rd */
  2067. {
  2068. CRIS_INSN_LSLR_B_R, "lslr.b-r", "lslr.b", 16,
  2069. { 0, { { { (1<<MACH_BASE), 0 } } } }
  2070. },
  2071. /* lslr.w $Rs,$Rd */
  2072. {
  2073. CRIS_INSN_LSLR_W_R, "lslr.w-r", "lslr.w", 16,
  2074. { 0, { { { (1<<MACH_BASE), 0 } } } }
  2075. },
  2076. /* lslr.d $Rs,$Rd */
  2077. {
  2078. CRIS_INSN_LSLR_D_R, "lslr.d-r", "lslr.d", 16,
  2079. { 0, { { { (1<<MACH_BASE), 0 } } } }
  2080. },
  2081. /* lslq $c,${Rd} */
  2082. {
  2083. CRIS_INSN_LSLQ, "lslq", "lslq", 16,
  2084. { 0, { { { (1<<MACH_BASE), 0 } } } }
  2085. },
  2086. /* $Rs,$Rd */
  2087. {
  2088. CRIS_INSN_BTST, "btst", "", 16,
  2089. { 0, { { { (1<<MACH_BASE), 0 } } } }
  2090. },
  2091. /* btstq $c,${Rd} */
  2092. {
  2093. CRIS_INSN_BTSTQ, "btstq", "btstq", 16,
  2094. { 0, { { { (1<<MACH_BASE), 0 } } } }
  2095. },
  2096. /* setf ${list-of-flags} */
  2097. {
  2098. CRIS_INSN_SETF, "setf", "setf", 16,
  2099. { 0, { { { (1<<MACH_BASE), 0 } } } }
  2100. },
  2101. /* clearf ${list-of-flags} */
  2102. {
  2103. CRIS_INSN_CLEARF, "clearf", "clearf", 16,
  2104. { 0, { { { (1<<MACH_BASE), 0 } } } }
  2105. },
  2106. /* rfe */
  2107. {
  2108. CRIS_INSN_RFE, "rfe", "rfe", 16,
  2109. { 0, { { { (1<<MACH_CRISV32), 0 } } } }
  2110. },
  2111. /* sfe */
  2112. {
  2113. CRIS_INSN_SFE, "sfe", "sfe", 16,
  2114. { 0, { { { (1<<MACH_CRISV32), 0 } } } }
  2115. },
  2116. /* rfg */
  2117. {
  2118. CRIS_INSN_RFG, "rfg", "rfg", 16,
  2119. { 0, { { { (1<<MACH_CRISV32), 0 } } } }
  2120. },
  2121. /* rfn */
  2122. {
  2123. CRIS_INSN_RFN, "rfn", "rfn", 16,
  2124. { 0, { { { (1<<MACH_CRISV32), 0 } } } }
  2125. },
  2126. /* halt */
  2127. {
  2128. CRIS_INSN_HALT, "halt", "halt", 16,
  2129. { 0|A(UNCOND_CTI), { { { (1<<MACH_CRISV32), 0 } } } }
  2130. },
  2131. /* b${cc} ${o-pcrel} */
  2132. {
  2133. CRIS_INSN_BCC_B, "bcc-b", "b", 16,
  2134. { 0|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  2135. },
  2136. /* ba ${o-pcrel} */
  2137. {
  2138. CRIS_INSN_BA_B, "ba-b", "ba", 16,
  2139. { 0|A(UNCOND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  2140. },
  2141. /* b${cc} ${o-word-pcrel} */
  2142. {
  2143. CRIS_INSN_BCC_W, "bcc-w", "b", 32,
  2144. { 0|A(COND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  2145. },
  2146. /* ba ${o-word-pcrel} */
  2147. {
  2148. CRIS_INSN_BA_W, "ba-w", "ba", 32,
  2149. { 0|A(UNCOND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_BASE), 0 } } } }
  2150. },
  2151. /* jas ${Rs},${Pd} */
  2152. {
  2153. CRIS_INSN_JAS_R, "jas-r", "jas", 16,
  2154. { 0|A(UNCOND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_CRISV32), 0 } } } }
  2155. },
  2156. /* jump/jsr/jir ${Rs} */
  2157. {
  2158. CRIS_INSN_JUMP_R, "jump-r", "jump/jsr/jir", 16,
  2159. { 0|A(UNCOND_CTI), { { { (1<<MACH_CRISV0)|(1<<MACH_CRISV3)|(1<<MACH_CRISV8)|(1<<MACH_CRISV10), 0 } } } }
  2160. },
  2161. /* jas ${const32},${Pd} */
  2162. {
  2163. CRIS_INSN_JAS_C, "jas-c", "jas", 48,
  2164. { 0|A(UNCOND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_CRISV32), 0 } } } }
  2165. },
  2166. /* jump/jsr/jir [${Rs}${inc}] */
  2167. {
  2168. CRIS_INSN_JUMP_M, "jump-m", "jump/jsr/jir", 16,
  2169. { 0|A(UNCOND_CTI), { { { (1<<MACH_CRISV0)|(1<<MACH_CRISV3)|(1<<MACH_CRISV8)|(1<<MACH_CRISV10), 0 } } } }
  2170. },
  2171. /* jump/jsr/jir ${const32} */
  2172. {
  2173. CRIS_INSN_JUMP_C, "jump-c", "jump/jsr/jir", 48,
  2174. { 0|A(UNCOND_CTI), { { { (1<<MACH_CRISV0)|(1<<MACH_CRISV3)|(1<<MACH_CRISV8)|(1<<MACH_CRISV10), 0 } } } }
  2175. },
  2176. /* jump ${Ps} */
  2177. {
  2178. CRIS_INSN_JUMP_P, "jump-p", "jump", 16,
  2179. { 0|A(UNCOND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_CRISV32), 0 } } } }
  2180. },
  2181. /* bas ${const32},${Pd} */
  2182. {
  2183. CRIS_INSN_BAS_C, "bas-c", "bas", 48,
  2184. { 0|A(UNCOND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_CRISV32), 0 } } } }
  2185. },
  2186. /* jasc ${Rs},${Pd} */
  2187. {
  2188. CRIS_INSN_JASC_R, "jasc-r", "jasc", 16,
  2189. { 0|A(UNCOND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_CRISV32), 0 } } } }
  2190. },
  2191. /* jasc ${const32},${Pd} */
  2192. {
  2193. CRIS_INSN_JASC_C, "jasc-c", "jasc", 48,
  2194. { 0|A(UNCOND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_CRISV32), 0 } } } }
  2195. },
  2196. /* basc ${const32},${Pd} */
  2197. {
  2198. CRIS_INSN_BASC_C, "basc-c", "basc", 48,
  2199. { 0|A(UNCOND_CTI)|A(DELAY_SLOT), { { { (1<<MACH_CRISV32), 0 } } } }
  2200. },
  2201. /* break $n */
  2202. {
  2203. CRIS_INSN_BREAK, "break", "break", 16,
  2204. { 0|A(UNCOND_CTI), { { { (1<<MACH_BASE), 0 } } } }
  2205. },
  2206. /* bound-r.b ${Rs},${Rd} */
  2207. {
  2208. CRIS_INSN_BOUND_R_B_R, "bound-r.b-r", "bound-r.b", 16,
  2209. { 0, { { { (1<<MACH_BASE), 0 } } } }
  2210. },
  2211. /* bound-r.w ${Rs},${Rd} */
  2212. {
  2213. CRIS_INSN_BOUND_R_W_R, "bound-r.w-r", "bound-r.w", 16,
  2214. { 0, { { { (1<<MACH_BASE), 0 } } } }
  2215. },
  2216. /* bound-r.d ${Rs},${Rd} */
  2217. {
  2218. CRIS_INSN_BOUND_R_D_R, "bound-r.d-r", "bound-r.d", 16,
  2219. { 0, { { { (1<<MACH_BASE), 0 } } } }
  2220. },
  2221. /* bound-m.b [${Rs}${inc}],${Rd} */
  2222. {
  2223. CRIS_INSN_BOUND_M_B_M, "bound-m.b-m", "bound-m.b", 16,
  2224. { 0, { { { (1<<MACH_CRISV0)|(1<<MACH_CRISV3)|(1<<MACH_CRISV8)|(1<<MACH_CRISV10), 0 } } } }
  2225. },
  2226. /* bound-m.w [${Rs}${inc}],${Rd} */
  2227. {
  2228. CRIS_INSN_BOUND_M_W_M, "bound-m.w-m", "bound-m.w", 16,
  2229. { 0, { { { (1<<MACH_CRISV0)|(1<<MACH_CRISV3)|(1<<MACH_CRISV8)|(1<<MACH_CRISV10), 0 } } } }
  2230. },
  2231. /* bound-m.d [${Rs}${inc}],${Rd} */
  2232. {
  2233. CRIS_INSN_BOUND_M_D_M, "bound-m.d-m", "bound-m.d", 16,
  2234. { 0, { { { (1<<MACH_CRISV0)|(1<<MACH_CRISV3)|(1<<MACH_CRISV8)|(1<<MACH_CRISV10), 0 } } } }
  2235. },
  2236. /* bound.b [PC+],${Rd} */
  2237. {
  2238. CRIS_INSN_BOUND_CB, "bound-cb", "bound.b", 32,
  2239. { 0, { { { (1<<MACH_BASE), 0 } } } }
  2240. },
  2241. /* bound.w [PC+],${Rd} */
  2242. {
  2243. CRIS_INSN_BOUND_CW, "bound-cw", "bound.w", 32,
  2244. { 0, { { { (1<<MACH_BASE), 0 } } } }
  2245. },
  2246. /* bound.d [PC+],${Rd} */
  2247. {
  2248. CRIS_INSN_BOUND_CD, "bound-cd", "bound.d", 48,
  2249. { 0, { { { (1<<MACH_BASE), 0 } } } }
  2250. },
  2251. /* s${cc} ${Rd-sfield} */
  2252. {
  2253. CRIS_INSN_SCC, "scc", "s", 16,
  2254. { 0, { { { (1<<MACH_BASE), 0 } } } }
  2255. },
  2256. /* lz ${Rs},${Rd} */
  2257. {
  2258. CRIS_INSN_LZ, "lz", "lz", 16,
  2259. { 0, { { { (1<<MACH_CRISV3)|(1<<MACH_CRISV8)|(1<<MACH_CRISV10)|(1<<MACH_CRISV32), 0 } } } }
  2260. },
  2261. /* addoq $o,$Rs,ACR */
  2262. {
  2263. CRIS_INSN_ADDOQ, "addoq", "addoq", 16,
  2264. { 0, { { { (1<<MACH_BASE), 0 } } } }
  2265. },
  2266. /* bdapq $o,PC */
  2267. {
  2268. CRIS_INSN_BDAPQPC, "bdapqpc", "bdapq", 16,
  2269. { 0|A(UNCOND_CTI), { { { (1<<MACH_CRISV0)|(1<<MACH_CRISV3)|(1<<MACH_CRISV8)|(1<<MACH_CRISV10), 0 } } } }
  2270. },
  2271. /* bdap ${sconst32},PC */
  2272. {
  2273. CRIS_INSN_BDAP_32_PC, "bdap-32-pc", "bdap", 48,
  2274. { 0, { { { (1<<MACH_CRISV0)|(1<<MACH_CRISV3)|(1<<MACH_CRISV8)|(1<<MACH_CRISV10), 0 } } } }
  2275. },
  2276. /* move [PC+],P0 */
  2277. {
  2278. CRIS_INSN_MOVE_M_PCPLUS_P0, "move-m-pcplus-p0", "move", 16,
  2279. { 0|A(COND_CTI), { { { (1<<MACH_CRISV0)|(1<<MACH_CRISV3)|(1<<MACH_CRISV8)|(1<<MACH_CRISV10), 0 } } } }
  2280. },
  2281. /* move [SP+],P8 */
  2282. {
  2283. CRIS_INSN_MOVE_M_SPPLUS_P8, "move-m-spplus-p8", "move", 16,
  2284. { 0, { { { (1<<MACH_CRISV0)|(1<<MACH_CRISV3)|(1<<MACH_CRISV8)|(1<<MACH_CRISV10), 0 } } } }
  2285. },
  2286. /* addo-m.b [${Rs}${inc}],$Rd,ACR */
  2287. {
  2288. CRIS_INSN_ADDO_M_B_M, "addo-m.b-m", "addo-m.b", 16,
  2289. { 0, { { { (1<<MACH_BASE), 0 } } } }
  2290. },
  2291. /* addo-m.w [${Rs}${inc}],$Rd,ACR */
  2292. {
  2293. CRIS_INSN_ADDO_M_W_M, "addo-m.w-m", "addo-m.w", 16,
  2294. { 0, { { { (1<<MACH_BASE), 0 } } } }
  2295. },
  2296. /* addo-m.d [${Rs}${inc}],$Rd,ACR */
  2297. {
  2298. CRIS_INSN_ADDO_M_D_M, "addo-m.d-m", "addo-m.d", 16,
  2299. { 0, { { { (1<<MACH_BASE), 0 } } } }
  2300. },
  2301. /* addo.b [PC+],$Rd,ACR */
  2302. {
  2303. CRIS_INSN_ADDO_CB, "addo-cb", "addo.b", 32,
  2304. { 0, { { { (1<<MACH_BASE), 0 } } } }
  2305. },
  2306. /* addo.w [PC+],$Rd,ACR */
  2307. {
  2308. CRIS_INSN_ADDO_CW, "addo-cw", "addo.w", 32,
  2309. { 0, { { { (1<<MACH_BASE), 0 } } } }
  2310. },
  2311. /* addo.d [PC+],$Rd,ACR */
  2312. {
  2313. CRIS_INSN_ADDO_CD, "addo-cd", "addo.d", 48,
  2314. { 0, { { { (1<<MACH_BASE), 0 } } } }
  2315. },
  2316. /* dip [${Rs}${inc}] */
  2317. {
  2318. CRIS_INSN_DIP_M, "dip-m", "dip", 16,
  2319. { 0, { { { (1<<MACH_CRISV0)|(1<<MACH_CRISV3)|(1<<MACH_CRISV8)|(1<<MACH_CRISV10), 0 } } } }
  2320. },
  2321. /* dip [PC+] */
  2322. {
  2323. CRIS_INSN_DIP_C, "dip-c", "dip", 48,
  2324. { 0, { { { (1<<MACH_CRISV0)|(1<<MACH_CRISV3)|(1<<MACH_CRISV8)|(1<<MACH_CRISV10), 0 } } } }
  2325. },
  2326. /* addi-acr.b ${Rs-dfield}.m,${Rd-sfield},ACR */
  2327. {
  2328. CRIS_INSN_ADDI_ACR_B_R, "addi-acr.b-r", "addi-acr.b", 16,
  2329. { 0, { { { (1<<MACH_BASE), 0 } } } }
  2330. },
  2331. /* addi-acr.w ${Rs-dfield}.m,${Rd-sfield},ACR */
  2332. {
  2333. CRIS_INSN_ADDI_ACR_W_R, "addi-acr.w-r", "addi-acr.w", 16,
  2334. { 0, { { { (1<<MACH_BASE), 0 } } } }
  2335. },
  2336. /* addi-acr.d ${Rs-dfield}.m,${Rd-sfield},ACR */
  2337. {
  2338. CRIS_INSN_ADDI_ACR_D_R, "addi-acr.d-r", "addi-acr.d", 16,
  2339. { 0, { { { (1<<MACH_BASE), 0 } } } }
  2340. },
  2341. /* biap-pc.b ${Rs-dfield}.m,PC */
  2342. {
  2343. CRIS_INSN_BIAP_PC_B_R, "biap-pc.b-r", "biap-pc.b", 16,
  2344. { 0, { { { (1<<MACH_CRISV0)|(1<<MACH_CRISV3)|(1<<MACH_CRISV8)|(1<<MACH_CRISV10), 0 } } } }
  2345. },
  2346. /* biap-pc.w ${Rs-dfield}.m,PC */
  2347. {
  2348. CRIS_INSN_BIAP_PC_W_R, "biap-pc.w-r", "biap-pc.w", 16,
  2349. { 0, { { { (1<<MACH_CRISV0)|(1<<MACH_CRISV3)|(1<<MACH_CRISV8)|(1<<MACH_CRISV10), 0 } } } }
  2350. },
  2351. /* biap-pc.d ${Rs-dfield}.m,PC */
  2352. {
  2353. CRIS_INSN_BIAP_PC_D_R, "biap-pc.d-r", "biap-pc.d", 16,
  2354. { 0, { { { (1<<MACH_CRISV0)|(1<<MACH_CRISV3)|(1<<MACH_CRISV8)|(1<<MACH_CRISV10), 0 } } } }
  2355. },
  2356. /* fidxi [$Rs] */
  2357. {
  2358. CRIS_INSN_FIDXI, "fidxi", "fidxi", 16,
  2359. { 0|A(UNCOND_CTI), { { { (1<<MACH_CRISV32), 0 } } } }
  2360. },
  2361. /* fidxi [$Rs] */
  2362. {
  2363. CRIS_INSN_FTAGI, "ftagi", "fidxi", 16,
  2364. { 0|A(UNCOND_CTI), { { { (1<<MACH_CRISV32), 0 } } } }
  2365. },
  2366. /* fidxd [$Rs] */
  2367. {
  2368. CRIS_INSN_FIDXD, "fidxd", "fidxd", 16,
  2369. { 0|A(UNCOND_CTI), { { { (1<<MACH_CRISV32), 0 } } } }
  2370. },
  2371. /* ftagd [$Rs] */
  2372. {
  2373. CRIS_INSN_FTAGD, "ftagd", "ftagd", 16,
  2374. { 0|A(UNCOND_CTI), { { { (1<<MACH_CRISV32), 0 } } } }
  2375. },
  2376. };
  2377. #undef OP
  2378. #undef A
  2379. /* Initialize anything needed to be done once, before any cpu_open call. */
  2380. static void
  2381. init_tables (void)
  2382. {
  2383. }
  2384. #ifndef opcodes_error_handler
  2385. #define opcodes_error_handler(...) \
  2386. fprintf (stderr, __VA_ARGS__); fputc ('\n', stderr)
  2387. #endif
  2388. static const CGEN_MACH * lookup_mach_via_bfd_name (const CGEN_MACH *, const char *);
  2389. static void build_hw_table (CGEN_CPU_TABLE *);
  2390. static void build_ifield_table (CGEN_CPU_TABLE *);
  2391. static void build_operand_table (CGEN_CPU_TABLE *);
  2392. static void build_insn_table (CGEN_CPU_TABLE *);
  2393. static void cris_cgen_rebuild_tables (CGEN_CPU_TABLE *);
  2394. /* Subroutine of cris_cgen_cpu_open to look up a mach via its bfd name. */
  2395. static const CGEN_MACH *
  2396. lookup_mach_via_bfd_name (const CGEN_MACH *table, const char *name)
  2397. {
  2398. while (table->name)
  2399. {
  2400. if (strcmp (name, table->bfd_name) == 0)
  2401. return table;
  2402. ++table;
  2403. }
  2404. return NULL;
  2405. }
  2406. /* Subroutine of cris_cgen_cpu_open to build the hardware table. */
  2407. static void
  2408. build_hw_table (CGEN_CPU_TABLE *cd)
  2409. {
  2410. int i;
  2411. int machs = cd->machs;
  2412. const CGEN_HW_ENTRY *init = & cris_cgen_hw_table[0];
  2413. /* MAX_HW is only an upper bound on the number of selected entries.
  2414. However each entry is indexed by it's enum so there can be holes in
  2415. the table. */
  2416. const CGEN_HW_ENTRY **selected =
  2417. (const CGEN_HW_ENTRY **) xmalloc (MAX_HW * sizeof (CGEN_HW_ENTRY *));
  2418. cd->hw_table.init_entries = init;
  2419. cd->hw_table.entry_size = sizeof (CGEN_HW_ENTRY);
  2420. memset (selected, 0, MAX_HW * sizeof (CGEN_HW_ENTRY *));
  2421. /* ??? For now we just use machs to determine which ones we want. */
  2422. for (i = 0; init[i].name != NULL; ++i)
  2423. if (CGEN_HW_ATTR_VALUE (&init[i], CGEN_HW_MACH)
  2424. & machs)
  2425. selected[init[i].type] = &init[i];
  2426. cd->hw_table.entries = selected;
  2427. cd->hw_table.num_entries = MAX_HW;
  2428. }
  2429. /* Subroutine of cris_cgen_cpu_open to build the hardware table. */
  2430. static void
  2431. build_ifield_table (CGEN_CPU_TABLE *cd)
  2432. {
  2433. cd->ifld_table = & cris_cgen_ifld_table[0];
  2434. }
  2435. /* Subroutine of cris_cgen_cpu_open to build the hardware table. */
  2436. static void
  2437. build_operand_table (CGEN_CPU_TABLE *cd)
  2438. {
  2439. int i;
  2440. int machs = cd->machs;
  2441. const CGEN_OPERAND *init = & cris_cgen_operand_table[0];
  2442. /* MAX_OPERANDS is only an upper bound on the number of selected entries.
  2443. However each entry is indexed by it's enum so there can be holes in
  2444. the table. */
  2445. const CGEN_OPERAND **selected = xmalloc (MAX_OPERANDS * sizeof (* selected));
  2446. cd->operand_table.init_entries = init;
  2447. cd->operand_table.entry_size = sizeof (CGEN_OPERAND);
  2448. memset (selected, 0, MAX_OPERANDS * sizeof (CGEN_OPERAND *));
  2449. /* ??? For now we just use mach to determine which ones we want. */
  2450. for (i = 0; init[i].name != NULL; ++i)
  2451. if (CGEN_OPERAND_ATTR_VALUE (&init[i], CGEN_OPERAND_MACH)
  2452. & machs)
  2453. selected[init[i].type] = &init[i];
  2454. cd->operand_table.entries = selected;
  2455. cd->operand_table.num_entries = MAX_OPERANDS;
  2456. }
  2457. /* Subroutine of cris_cgen_cpu_open to build the hardware table.
  2458. ??? This could leave out insns not supported by the specified mach/isa,
  2459. but that would cause errors like "foo only supported by bar" to become
  2460. "unknown insn", so for now we include all insns and require the app to
  2461. do the checking later.
  2462. ??? On the other hand, parsing of such insns may require their hardware or
  2463. operand elements to be in the table [which they mightn't be]. */
  2464. static void
  2465. build_insn_table (CGEN_CPU_TABLE *cd)
  2466. {
  2467. int i;
  2468. const CGEN_IBASE *ib = & cris_cgen_insn_table[0];
  2469. CGEN_INSN *insns = xmalloc (MAX_INSNS * sizeof (CGEN_INSN));
  2470. memset (insns, 0, MAX_INSNS * sizeof (CGEN_INSN));
  2471. for (i = 0; i < MAX_INSNS; ++i)
  2472. insns[i].base = &ib[i];
  2473. cd->insn_table.init_entries = insns;
  2474. cd->insn_table.entry_size = sizeof (CGEN_IBASE);
  2475. cd->insn_table.num_init_entries = MAX_INSNS;
  2476. }
  2477. /* Subroutine of cris_cgen_cpu_open to rebuild the tables. */
  2478. static void
  2479. cris_cgen_rebuild_tables (CGEN_CPU_TABLE *cd)
  2480. {
  2481. int i;
  2482. CGEN_BITSET *isas = cd->isas;
  2483. unsigned int machs = cd->machs;
  2484. cd->int_insn_p = CGEN_INT_INSN_P;
  2485. /* Data derived from the isa spec. */
  2486. #define UNSET (CGEN_SIZE_UNKNOWN + 1)
  2487. cd->default_insn_bitsize = UNSET;
  2488. cd->base_insn_bitsize = UNSET;
  2489. cd->min_insn_bitsize = 65535; /* Some ridiculously big number. */
  2490. cd->max_insn_bitsize = 0;
  2491. for (i = 0; i < MAX_ISAS; ++i)
  2492. if (cgen_bitset_contains (isas, i))
  2493. {
  2494. const CGEN_ISA *isa = & cris_cgen_isa_table[i];
  2495. /* Default insn sizes of all selected isas must be
  2496. equal or we set the result to 0, meaning "unknown". */
  2497. if (cd->default_insn_bitsize == UNSET)
  2498. cd->default_insn_bitsize = isa->default_insn_bitsize;
  2499. else if (isa->default_insn_bitsize == cd->default_insn_bitsize)
  2500. ; /* This is ok. */
  2501. else
  2502. cd->default_insn_bitsize = CGEN_SIZE_UNKNOWN;
  2503. /* Base insn sizes of all selected isas must be equal
  2504. or we set the result to 0, meaning "unknown". */
  2505. if (cd->base_insn_bitsize == UNSET)
  2506. cd->base_insn_bitsize = isa->base_insn_bitsize;
  2507. else if (isa->base_insn_bitsize == cd->base_insn_bitsize)
  2508. ; /* This is ok. */
  2509. else
  2510. cd->base_insn_bitsize = CGEN_SIZE_UNKNOWN;
  2511. /* Set min,max insn sizes. */
  2512. if (isa->min_insn_bitsize < cd->min_insn_bitsize)
  2513. cd->min_insn_bitsize = isa->min_insn_bitsize;
  2514. if (isa->max_insn_bitsize > cd->max_insn_bitsize)
  2515. cd->max_insn_bitsize = isa->max_insn_bitsize;
  2516. }
  2517. /* Data derived from the mach spec. */
  2518. for (i = 0; i < MAX_MACHS; ++i)
  2519. if (((1 << i) & machs) != 0)
  2520. {
  2521. const CGEN_MACH *mach = & cris_cgen_mach_table[i];
  2522. if (mach->insn_chunk_bitsize != 0)
  2523. {
  2524. if (cd->insn_chunk_bitsize != 0 && cd->insn_chunk_bitsize != mach->insn_chunk_bitsize)
  2525. {
  2526. opcodes_error_handler
  2527. (/* xgettext:c-format */
  2528. _("internal error: cris_cgen_rebuild_tables: "
  2529. "conflicting insn-chunk-bitsize values: `%d' vs. `%d'"),
  2530. cd->insn_chunk_bitsize, mach->insn_chunk_bitsize);
  2531. abort ();
  2532. }
  2533. cd->insn_chunk_bitsize = mach->insn_chunk_bitsize;
  2534. }
  2535. }
  2536. /* Determine which hw elements are used by MACH. */
  2537. build_hw_table (cd);
  2538. /* Build the ifield table. */
  2539. build_ifield_table (cd);
  2540. /* Determine which operands are used by MACH/ISA. */
  2541. build_operand_table (cd);
  2542. /* Build the instruction table. */
  2543. build_insn_table (cd);
  2544. }
  2545. /* Initialize a cpu table and return a descriptor.
  2546. It's much like opening a file, and must be the first function called.
  2547. The arguments are a set of (type/value) pairs, terminated with
  2548. CGEN_CPU_OPEN_END.
  2549. Currently supported values:
  2550. CGEN_CPU_OPEN_ISAS: bitmap of values in enum isa_attr
  2551. CGEN_CPU_OPEN_MACHS: bitmap of values in enum mach_attr
  2552. CGEN_CPU_OPEN_BFDMACH: specify 1 mach using bfd name
  2553. CGEN_CPU_OPEN_ENDIAN: specify endian choice
  2554. CGEN_CPU_OPEN_INSN_ENDIAN: specify instruction endian choice
  2555. CGEN_CPU_OPEN_END: terminates arguments
  2556. ??? Simultaneous multiple isas might not make sense, but it's not (yet)
  2557. precluded. */
  2558. CGEN_CPU_DESC
  2559. cris_cgen_cpu_open (enum cgen_cpu_open_arg arg_type, ...)
  2560. {
  2561. CGEN_CPU_TABLE *cd = (CGEN_CPU_TABLE *) xmalloc (sizeof (CGEN_CPU_TABLE));
  2562. static int init_p;
  2563. CGEN_BITSET *isas = 0; /* 0 = "unspecified" */
  2564. unsigned int machs = 0; /* 0 = "unspecified" */
  2565. enum cgen_endian endian = CGEN_ENDIAN_UNKNOWN;
  2566. enum cgen_endian insn_endian = CGEN_ENDIAN_UNKNOWN;
  2567. va_list ap;
  2568. if (! init_p)
  2569. {
  2570. init_tables ();
  2571. init_p = 1;
  2572. }
  2573. memset (cd, 0, sizeof (*cd));
  2574. va_start (ap, arg_type);
  2575. while (arg_type != CGEN_CPU_OPEN_END)
  2576. {
  2577. switch (arg_type)
  2578. {
  2579. case CGEN_CPU_OPEN_ISAS :
  2580. isas = va_arg (ap, CGEN_BITSET *);
  2581. break;
  2582. case CGEN_CPU_OPEN_MACHS :
  2583. machs = va_arg (ap, unsigned int);
  2584. break;
  2585. case CGEN_CPU_OPEN_BFDMACH :
  2586. {
  2587. const char *name = va_arg (ap, const char *);
  2588. const CGEN_MACH *mach =
  2589. lookup_mach_via_bfd_name (cris_cgen_mach_table, name);
  2590. if (mach != NULL)
  2591. machs |= 1 << mach->num;
  2592. break;
  2593. }
  2594. case CGEN_CPU_OPEN_ENDIAN :
  2595. endian = va_arg (ap, enum cgen_endian);
  2596. break;
  2597. case CGEN_CPU_OPEN_INSN_ENDIAN :
  2598. insn_endian = va_arg (ap, enum cgen_endian);
  2599. break;
  2600. default :
  2601. opcodes_error_handler
  2602. (/* xgettext:c-format */
  2603. _("internal error: cris_cgen_cpu_open: "
  2604. "unsupported argument `%d'"),
  2605. arg_type);
  2606. abort (); /* ??? return NULL? */
  2607. }
  2608. arg_type = va_arg (ap, enum cgen_cpu_open_arg);
  2609. }
  2610. va_end (ap);
  2611. /* Mach unspecified means "all". */
  2612. if (machs == 0)
  2613. machs = (1 << MAX_MACHS) - 1;
  2614. /* Base mach is always selected. */
  2615. machs |= 1;
  2616. if (endian == CGEN_ENDIAN_UNKNOWN)
  2617. {
  2618. /* ??? If target has only one, could have a default. */
  2619. opcodes_error_handler
  2620. (/* xgettext:c-format */
  2621. _("internal error: cris_cgen_cpu_open: no endianness specified"));
  2622. abort ();
  2623. }
  2624. cd->isas = cgen_bitset_copy (isas);
  2625. cd->machs = machs;
  2626. cd->endian = endian;
  2627. cd->insn_endian
  2628. = (insn_endian == CGEN_ENDIAN_UNKNOWN ? endian : insn_endian);
  2629. /* Table (re)builder. */
  2630. cd->rebuild_tables = cris_cgen_rebuild_tables;
  2631. cris_cgen_rebuild_tables (cd);
  2632. /* Default to not allowing signed overflow. */
  2633. cd->signed_overflow_ok_p = 0;
  2634. return (CGEN_CPU_DESC) cd;
  2635. }
  2636. /* Cover fn to cris_cgen_cpu_open to handle the simple case of 1 isa, 1 mach.
  2637. MACH_NAME is the bfd name of the mach. */
  2638. CGEN_CPU_DESC
  2639. cris_cgen_cpu_open_1 (const char *mach_name, enum cgen_endian endian)
  2640. {
  2641. return cris_cgen_cpu_open (CGEN_CPU_OPEN_BFDMACH, mach_name,
  2642. CGEN_CPU_OPEN_ENDIAN, endian,
  2643. CGEN_CPU_OPEN_END);
  2644. }
  2645. /* Close a cpu table.
  2646. ??? This can live in a machine independent file, but there's currently
  2647. no place to put this file (there's no libcgen). libopcodes is the wrong
  2648. place as some simulator ports use this but they don't use libopcodes. */
  2649. void
  2650. cris_cgen_cpu_close (CGEN_CPU_DESC cd)
  2651. {
  2652. unsigned int i;
  2653. const CGEN_INSN *insns;
  2654. if (cd->macro_insn_table.init_entries)
  2655. {
  2656. insns = cd->macro_insn_table.init_entries;
  2657. for (i = 0; i < cd->macro_insn_table.num_init_entries; ++i, ++insns)
  2658. if (CGEN_INSN_RX ((insns)))
  2659. regfree (CGEN_INSN_RX (insns));
  2660. }
  2661. if (cd->insn_table.init_entries)
  2662. {
  2663. insns = cd->insn_table.init_entries;
  2664. for (i = 0; i < cd->insn_table.num_init_entries; ++i, ++insns)
  2665. if (CGEN_INSN_RX (insns))
  2666. regfree (CGEN_INSN_RX (insns));
  2667. }
  2668. free ((CGEN_INSN *) cd->macro_insn_table.init_entries);
  2669. free ((CGEN_INSN *) cd->insn_table.init_entries);
  2670. free ((CGEN_HW_ENTRY *) cd->hw_table.entries);
  2671. free ((CGEN_HW_ENTRY *) cd->operand_table.entries);
  2672. free (cd);
  2673. }