d30v-opc.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518
  1. /* d30v-opc.c -- D30V opcode list
  2. Copyright (C) 1997-2022 Free Software Foundation, Inc.
  3. Written by Martin Hunt, Cygnus Support
  4. This file is part of the GNU opcodes library.
  5. This library is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 3, or (at your option)
  8. any later version.
  9. It is distributed in the hope that it will be useful, but WITHOUT
  10. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  11. or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
  12. License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this file; see the file COPYING. If not, write to the Free
  15. Software Foundation, 51 Franklin Street - Fifth Floor, Boston,
  16. MA 02110-1301, USA. */
  17. #include "sysdep.h"
  18. #include <stdio.h>
  19. #include "opcode/d30v.h"
  20. /* This table is sorted.
  21. If you add anything, it MUST be in alphabetical order.
  22. The first field is the name the assembler uses when looking
  23. up orcodes. The second field is the name the disassembler will use.
  24. This allows the assembler to assemble references to r63 (for example)
  25. or "sp". The disassembler will always use the preferred form (sp). */
  26. const struct pd_reg pre_defined_registers[] =
  27. {
  28. { "a0", NULL, OPERAND_ACC + 0 },
  29. { "a1", NULL, OPERAND_ACC + 1 },
  30. { "bpc", NULL, OPERAND_CONTROL + 3 },
  31. { "bpsw", NULL, OPERAND_CONTROL + 1 },
  32. { "c", "c", OPERAND_FLAG + 7 },
  33. { "cr0", "psw", OPERAND_CONTROL },
  34. { "cr1", "bpsw", OPERAND_CONTROL + 1 },
  35. { "cr10", "mod_s", OPERAND_CONTROL + 10 },
  36. { "cr11", "mod_e", OPERAND_CONTROL + 11 },
  37. { "cr12", NULL, OPERAND_CONTROL + 12 },
  38. { "cr13", NULL, OPERAND_CONTROL + 13 },
  39. { "cr14", "iba", OPERAND_CONTROL + 14 },
  40. { "cr15", "eit_vb", OPERAND_CONTROL + 15 },
  41. { "cr16", "int_s", OPERAND_CONTROL + 16 },
  42. { "cr17", "int_m", OPERAND_CONTROL + 17 },
  43. { "cr18", NULL, OPERAND_CONTROL + 18 },
  44. { "cr19", NULL, OPERAND_CONTROL + 19 },
  45. { "cr2", "pc", OPERAND_CONTROL + 2 },
  46. { "cr20", NULL, OPERAND_CONTROL + 20 },
  47. { "cr21", NULL, OPERAND_CONTROL + 21 },
  48. { "cr22", NULL, OPERAND_CONTROL + 22 },
  49. { "cr23", NULL, OPERAND_CONTROL + 23 },
  50. { "cr24", NULL, OPERAND_CONTROL + 24 },
  51. { "cr25", NULL, OPERAND_CONTROL + 25 },
  52. { "cr26", NULL, OPERAND_CONTROL + 26 },
  53. { "cr27", NULL, OPERAND_CONTROL + 27 },
  54. { "cr28", NULL, OPERAND_CONTROL + 28 },
  55. { "cr29", NULL, OPERAND_CONTROL + 29 },
  56. { "cr3", "bpc", OPERAND_CONTROL + 3 },
  57. { "cr30", NULL, OPERAND_CONTROL + 30 },
  58. { "cr31", NULL, OPERAND_CONTROL + 31 },
  59. { "cr32", NULL, OPERAND_CONTROL + 32 },
  60. { "cr33", NULL, OPERAND_CONTROL + 33 },
  61. { "cr34", NULL, OPERAND_CONTROL + 34 },
  62. { "cr35", NULL, OPERAND_CONTROL + 35 },
  63. { "cr36", NULL, OPERAND_CONTROL + 36 },
  64. { "cr37", NULL, OPERAND_CONTROL + 37 },
  65. { "cr38", NULL, OPERAND_CONTROL + 38 },
  66. { "cr39", NULL, OPERAND_CONTROL + 39 },
  67. { "cr4", "dpsw", OPERAND_CONTROL + 4 },
  68. { "cr40", NULL, OPERAND_CONTROL + 40 },
  69. { "cr41", NULL, OPERAND_CONTROL + 41 },
  70. { "cr42", NULL, OPERAND_CONTROL + 42 },
  71. { "cr43", NULL, OPERAND_CONTROL + 43 },
  72. { "cr44", NULL, OPERAND_CONTROL + 44 },
  73. { "cr45", NULL, OPERAND_CONTROL + 45 },
  74. { "cr46", NULL, OPERAND_CONTROL + 46 },
  75. { "cr47", NULL, OPERAND_CONTROL + 47 },
  76. { "cr48", NULL, OPERAND_CONTROL + 48 },
  77. { "cr49", NULL, OPERAND_CONTROL + 49 },
  78. { "cr5","dpc", OPERAND_CONTROL + 5 },
  79. { "cr50", NULL, OPERAND_CONTROL + 50 },
  80. { "cr51", NULL, OPERAND_CONTROL + 51 },
  81. { "cr52", NULL, OPERAND_CONTROL + 52 },
  82. { "cr53", NULL, OPERAND_CONTROL + 53 },
  83. { "cr54", NULL, OPERAND_CONTROL + 54 },
  84. { "cr55", NULL, OPERAND_CONTROL + 55 },
  85. { "cr56", NULL, OPERAND_CONTROL + 56 },
  86. { "cr57", NULL, OPERAND_CONTROL + 57 },
  87. { "cr58", NULL, OPERAND_CONTROL + 58 },
  88. { "cr59", NULL, OPERAND_CONTROL + 59 },
  89. { "cr6", NULL, OPERAND_CONTROL + 6 },
  90. { "cr60", NULL, OPERAND_CONTROL + 60 },
  91. { "cr61", NULL, OPERAND_CONTROL + 61 },
  92. { "cr62", NULL, OPERAND_CONTROL + 62 },
  93. { "cr63", NULL, OPERAND_CONTROL + 63 },
  94. { "cr7", "rpt_c", OPERAND_CONTROL + 7 },
  95. { "cr8", "rpt_s", OPERAND_CONTROL + 8 },
  96. { "cr9", "rpt_e", OPERAND_CONTROL + 9 },
  97. { "dpc", NULL, OPERAND_CONTROL + 5 },
  98. { "dpsw", NULL, OPERAND_CONTROL + 4 },
  99. { "eit_vb", NULL, OPERAND_CONTROL + 15 },
  100. { "f0", NULL, OPERAND_FLAG + 0 },
  101. { "f1", NULL, OPERAND_FLAG + 1 },
  102. { "f2", NULL, OPERAND_FLAG + 2 },
  103. { "f3", NULL, OPERAND_FLAG + 3 },
  104. { "f4", "s", OPERAND_FLAG + 4 },
  105. { "f5", "v", OPERAND_FLAG + 5 },
  106. { "f6", "va", OPERAND_FLAG + 6 },
  107. { "f7", "c", OPERAND_FLAG + 7 },
  108. { "iba", NULL, OPERAND_CONTROL + 14 },
  109. { "int_m", NULL, OPERAND_CONTROL + 17 },
  110. { "int_s", NULL, OPERAND_CONTROL + 16 },
  111. { "link", "r62", 62 },
  112. { "mod_e", NULL, OPERAND_CONTROL + 11 },
  113. { "mod_s", NULL, OPERAND_CONTROL + 10 },
  114. { "pc", NULL, OPERAND_CONTROL + 2 },
  115. { "psw", NULL, OPERAND_CONTROL },
  116. { "pswh", NULL, OPERAND_CONTROL + MAX_CONTROL_REG + 2 },
  117. { "pswl", NULL, OPERAND_CONTROL + MAX_CONTROL_REG + 1 },
  118. { "r0", NULL, 0 },
  119. { "r1", NULL, 1 },
  120. { "r10", NULL, 10 },
  121. { "r11", NULL, 11 },
  122. { "r12", NULL, 12 },
  123. { "r13", NULL, 13 },
  124. { "r14", NULL, 14 },
  125. { "r15", NULL, 15 },
  126. { "r16", NULL, 16 },
  127. { "r17", NULL, 17 },
  128. { "r18", NULL, 18 },
  129. { "r19", NULL, 19 },
  130. { "r2", NULL, 2 },
  131. { "r20", NULL, 20 },
  132. { "r21", NULL, 21 },
  133. { "r22", NULL, 22 },
  134. { "r23", NULL, 23 },
  135. { "r24", NULL, 24 },
  136. { "r25", NULL, 25 },
  137. { "r26", NULL, 26 },
  138. { "r27", NULL, 27 },
  139. { "r28", NULL, 28 },
  140. { "r29", NULL, 29 },
  141. { "r3", NULL, 3 },
  142. { "r30", NULL, 30 },
  143. { "r31", NULL, 31 },
  144. { "r32", NULL, 32 },
  145. { "r33", NULL, 33 },
  146. { "r34", NULL, 34 },
  147. { "r35", NULL, 35 },
  148. { "r36", NULL, 36 },
  149. { "r37", NULL, 37 },
  150. { "r38", NULL, 38 },
  151. { "r39", NULL, 39 },
  152. { "r4", NULL, 4 },
  153. { "r40", NULL, 40 },
  154. { "r41", NULL, 41 },
  155. { "r42", NULL, 42 },
  156. { "r43", NULL, 43 },
  157. { "r44", NULL, 44 },
  158. { "r45", NULL, 45 },
  159. { "r46", NULL, 46 },
  160. { "r47", NULL, 47 },
  161. { "r48", NULL, 48 },
  162. { "r49", NULL, 49 },
  163. { "r5", NULL, 5 },
  164. { "r50", NULL, 50 },
  165. { "r51", NULL, 51 },
  166. { "r52", NULL, 52 },
  167. { "r53", NULL, 53 },
  168. { "r54", NULL, 54 },
  169. { "r55", NULL, 55 },
  170. { "r56", NULL, 56 },
  171. { "r57", NULL, 57 },
  172. { "r58", NULL, 58 },
  173. { "r59", NULL, 59 },
  174. { "r6", NULL, 6 },
  175. { "r60", NULL, 60 },
  176. { "r61", NULL, 61 },
  177. { "r62", "link", 62 },
  178. { "r63", "sp", 63 },
  179. { "r7", NULL, 7 },
  180. { "r8", NULL, 8 },
  181. { "r9", NULL, 9 },
  182. { "rpt_c", NULL, OPERAND_CONTROL + 7 },
  183. { "rpt_e", NULL, OPERAND_CONTROL + 9 },
  184. { "rpt_s", NULL, OPERAND_CONTROL + 8 },
  185. { "s", NULL, OPERAND_FLAG + 4 },
  186. { "sp", NULL, 63 },
  187. { "v", NULL, OPERAND_FLAG + 5 },
  188. { "va", NULL, OPERAND_FLAG + 6 },
  189. };
  190. int
  191. reg_name_cnt (void)
  192. {
  193. return sizeof (pre_defined_registers) / sizeof (struct pd_reg);
  194. }
  195. /* OPCODE TABLE.
  196. The format of this table is defined in opcode/d30v.h. */
  197. const struct d30v_opcode d30v_opcode_table[] =
  198. {
  199. { "abs", IALU1, 0x8, { SHORT_U }, EITHER, 0, 0, 0 },
  200. { "add", IALU1, 0x0, { SHORT_A, LONG}, EITHER, 0, FLAG_CVVA, 0 },
  201. { "add2h", IALU1, 0x1, { SHORT_A, LONG}, EITHER, 0, 0, 0 },
  202. { "addc", IALU1, 0x4, { SHORT_A, LONG }, EITHER, FLAG_C, FLAG_CVVA, 0 },
  203. { "addhlll", IALU1, 0x10, { SHORT_A, LONG }, EITHER, FLAG_ADDSUBppp, FLAG_CVVA, 0 },
  204. { "addhllh", IALU1, 0x11, { SHORT_A, LONG }, EITHER, FLAG_ADDSUBppp, FLAG_CVVA, 0 },
  205. { "addhlhl", IALU1, 0x12, { SHORT_A, LONG }, EITHER, FLAG_ADDSUBppp, FLAG_CVVA, 0 },
  206. { "addhlhh", IALU1, 0x13, { SHORT_A, LONG }, EITHER, FLAG_ADDSUBppp, FLAG_CVVA, 0 },
  207. { "addhhll", IALU1, 0x14, { SHORT_A, LONG }, EITHER, FLAG_ADDSUBppp, FLAG_CVVA, 0 },
  208. { "addhhlh", IALU1, 0x15, { SHORT_A, LONG }, EITHER, FLAG_ADDSUBppp, FLAG_CVVA, 0 },
  209. { "addhhhl", IALU1, 0x16, { SHORT_A, LONG }, EITHER, FLAG_ADDSUBppp, FLAG_CVVA, 0 },
  210. { "addhhhh", IALU1, 0x17, { SHORT_A, LONG }, EITHER, FLAG_ADDSUBppp, FLAG_CVVA, 0 },
  211. { "adds", IALU1, 0x6, { SHORT_A, LONG }, EITHER, 0, FLAG_CVVA, 0 },
  212. { "adds2h", IALU1, 0x7, { SHORT_A, LONG }, EITHER, 0, 0, 0 },
  213. { "and", LOGIC, 0x18, { SHORT_A, LONG }, EITHER, 0, 0, 0 },
  214. { "andfg", LOGIC, 0x8, { SHORT_F }, EITHER, 0, 0, 0 },
  215. { "avg", IALU1, 0xa, { SHORT_A, LONG}, EITHER, 0, 0, 0 },
  216. { "avg2h", IALU1, 0xb, { SHORT_A, LONG}, EITHER, 0, 0, 0 },
  217. { "bclr", LOGIC, 0x3, { SHORT_A }, EITHER_BUT_PREFER_MU, 0, 0, 0 },
  218. { "bnot", LOGIC, 0x1, { SHORT_A }, EITHER_BUT_PREFER_MU, 0, 0, 0 },
  219. { "bra", BRA, 0, { SHORT_B1, SHORT_B2r, LONG_Ur }, MU, FLAG_JMP, 0, RELOC_PCREL },
  220. { "bratnz", BRA, 0x4, { SHORT_B3br, LONG_2br }, MU, FLAG_JMP, 0, RELOC_PCREL },
  221. { "bratzr", BRA, 0x4, { SHORT_B3r, LONG_2r }, MU, FLAG_JMP, 0, RELOC_PCREL },
  222. { "bset", LOGIC, 0x2, { SHORT_A }, EITHER_BUT_PREFER_MU, 0, 0, 0 },
  223. { "bsr", BRA, 0x2, { SHORT_B1, SHORT_B2r, LONG_Ur }, MU, FLAG_JSR, 0, RELOC_PCREL },
  224. { "bsrtnz", BRA, 0x6, { SHORT_B3br, LONG_2br }, MU, FLAG_JSR, 0, RELOC_PCREL },
  225. { "bsrtzr", BRA, 0x6, { SHORT_B3r, LONG_2r }, MU, FLAG_JSR, 0, RELOC_PCREL },
  226. { "btst", LOGIC, 0, { SHORT_AF }, EITHER_BUT_PREFER_MU, 0, 0, 0 },
  227. { "cmp", LOGIC, 0xC, { SHORT_CMP, LONG_CMP }, EITHER, 0, 0, 0 },
  228. { "cmpu", LOGIC, 0xD, { SHORT_CMPU, LONG_CMP }, EITHER, 0, 0, 0 },
  229. { "dbra", BRA, 0x10, { SHORT_B3r, LONG_2r }, MU, FLAG_JMP | FLAG_DELAY, FLAG_RP, RELOC_PCREL },
  230. { "dbrai", BRA, 0x14, { SHORT_D2r, LONG_Dr }, MU, FLAG_JMP | FLAG_DELAY, FLAG_RP, RELOC_PCREL },
  231. { "dbsr", BRA, 0x12, { SHORT_B3r, LONG_2r }, MU, FLAG_JSR | FLAG_DELAY, FLAG_RP, RELOC_PCREL },
  232. { "dbsri", BRA, 0x16, { SHORT_D2r, LONG_Dr }, MU, FLAG_JSR | FLAG_DELAY, FLAG_RP, RELOC_PCREL },
  233. { "dbt", BRA, 0xb, { SHORT_NONE }, MU, FLAG_JSR, FLAG_LKR, 0 },
  234. { "djmp", BRA, 0x11, { SHORT_B3, LONG_2 }, MU, FLAG_JMP | FLAG_DELAY, FLAG_RP, RELOC_ABS },
  235. { "djmpi", BRA, 0x15, { SHORT_D2, LONG_D }, MU, FLAG_JMP | FLAG_DELAY, FLAG_RP, RELOC_ABS },
  236. { "djsr", BRA, 0x13, { SHORT_B3, LONG_2 }, MU, FLAG_JSR | FLAG_DELAY, FLAG_RP, RELOC_ABS },
  237. { "djsri", BRA, 0x17, { SHORT_D2, LONG_D }, MU, FLAG_JSR | FLAG_DELAY, FLAG_RP, RELOC_ABS },
  238. { "jmp", BRA, 0x1, { SHORT_B1, SHORT_B2, LONG_U }, MU, FLAG_JMP, 0, RELOC_ABS },
  239. { "jmptnz", BRA, 0x5, { SHORT_B3b, LONG_2b }, MU, FLAG_JMP, 0, RELOC_ABS },
  240. { "jmptzr", BRA, 0x5, { SHORT_B3, LONG_2 }, MU, FLAG_JMP, 0, RELOC_ABS },
  241. { "joinll", IALU1, 0xC, { SHORT_A, LONG }, EITHER, 0, 0, 0 },
  242. { "joinlh", IALU1, 0xD, { SHORT_A, LONG }, EITHER, 0, 0, 0 },
  243. { "joinhl", IALU1, 0xE, { SHORT_A, LONG }, EITHER, 0, 0, 0 },
  244. { "joinhh", IALU1, 0xF, { SHORT_A, LONG }, EITHER, 0, 0, 0 },
  245. { "jsr", BRA, 0x3, { SHORT_B1, SHORT_B2, LONG_U }, MU, FLAG_JSR, 0, RELOC_ABS },
  246. { "jsrtnz", BRA, 0x7, { SHORT_B3b, LONG_2b }, MU, FLAG_JSR, 0, RELOC_ABS },
  247. { "jsrtzr", BRA, 0x7, { SHORT_B3, LONG_2 }, MU, FLAG_JSR, 0, RELOC_ABS },
  248. { "ld2h", IMEM, 0x3, { SHORT_M2, LONG_M2 }, MU, FLAG_MEM, 0, 0 },
  249. { "ld2w", IMEM, 0x6, { SHORT_M2, LONG_M2 }, MU, FLAG_MEM | FLAG_NOT_WITH_ADDSUBppp, 0, 0 },
  250. { "ld4bh", IMEM, 0x5, { SHORT_M2, LONG_M2 }, MU, FLAG_MEM | FLAG_NOT_WITH_ADDSUBppp, 0, 0 },
  251. { "ld4bhu", IMEM, 0xd, { SHORT_M2, LONG_M2 }, MU, FLAG_MEM, 0, 0 },
  252. { "ldb", IMEM, 0, { SHORT_M, LONG_M }, MU, FLAG_MEM, 0, 0 },
  253. { "ldbu", IMEM, 0x9, { SHORT_M, LONG_M }, MU, FLAG_MEM, 0, 0 },
  254. { "ldh", IMEM, 0x2, { SHORT_M, LONG_M }, MU, FLAG_MEM, 0, 0 },
  255. { "ldhh", IMEM, 0x1, { SHORT_M, LONG_M }, MU, FLAG_MEM, 0, 0 },
  256. { "ldhu", IMEM, 0xa, { SHORT_M, LONG_M }, MU, FLAG_MEM, 0, 0 },
  257. { "ldw", IMEM, 0x4, { SHORT_M, LONG_M }, MU, FLAG_MEM, 0, 0 },
  258. { "mac0", IALU2, 0x14, { SHORT_A }, IU, FLAG_MUL32, 0, 0 },
  259. { "mac1", IALU2, 0x14, { SHORT_A1 }, IU, FLAG_MUL32, 0, 0 },
  260. { "macs0", IALU2, 0x15, { SHORT_A }, IU, FLAG_MUL32, 0, 0 },
  261. { "macs1", IALU2, 0x15, { SHORT_A1 }, IU, FLAG_MUL32, 0, 0 },
  262. { "moddec", IMEM, 0x7, { SHORT_MODDEC }, MU, 0, 0, 0 },
  263. { "modinc", IMEM, 0x7, { SHORT_MODINC }, MU, 0, 0, 0 },
  264. { "msub0", IALU2, 0x16, { SHORT_A }, IU, FLAG_MUL32, 0, 0 },
  265. { "msub1", IALU2, 0x16, { SHORT_A1 }, IU, FLAG_MUL32, 0, 0 },
  266. { "msubs0", IALU2, 0x17, { SHORT_A }, IU, FLAG_MUL32, 0, 0 },
  267. { "msubs1", IALU2, 0x17, { SHORT_A1 }, IU, FLAG_MUL32, 0, 0 },
  268. { "mul", IALU2, 0x10, { SHORT_A }, IU, FLAG_MUL32, 0, 0 },
  269. { "mul2h", IALU2, 0, { SHORT_A }, IU, FLAG_MUL16, 0, 0 },
  270. { "mulhxll", IALU2, 0x4, { SHORT_A }, IU, FLAG_MUL16, 0, 0 },
  271. { "mulhxlh", IALU2, 0x5, { SHORT_A }, IU, FLAG_MUL16, 0, 0 },
  272. { "mulhxhl", IALU2, 0x6, { SHORT_A }, IU, FLAG_MUL16, 0, 0 },
  273. { "mulhxhh", IALU2, 0x7, { SHORT_A }, IU, FLAG_MUL16, 0, 0 },
  274. { "mulx", IALU2, 0x18, { SHORT_AA }, IU, FLAG_MUL32, 0, 0 },
  275. { "mulx2h", IALU2, 0x1, { SHORT_A2 }, IU, FLAG_MUL16, 0, 0 },
  276. { "mulxs", IALU2, 0x19, { SHORT_AA }, IU, FLAG_MUL32, 0, 0 },
  277. { "mvfacc", IALU2, 0x1f, { SHORT_RA }, IU, 0, 0, 0 },
  278. { "mvfsys", BRA, 0x1e, { SHORT_C1 }, MU, FLAG_ALL, FLAG_ALL, 0 },
  279. { "mvtacc", IALU2, 0xf, { SHORT_AR }, IU, 0, 0, 0 },
  280. { "mvtsys", BRA, 0xe, { SHORT_C2 }, MU, FLAG_ALL, FLAG_ALL, 0 },
  281. { "nop", BRA, 0xF, { SHORT_NONE }, EITHER, 0, 0, 0 },
  282. { "not", LOGIC, 0x19, { SHORT_U }, EITHER, 0, 0, 0 },
  283. { "notfg", LOGIC, 0x9, { SHORT_UF }, EITHER, 0, 0, 0 },
  284. { "or", LOGIC, 0x1a, { SHORT_A, LONG }, EITHER, 0, 0, 0 },
  285. { "orfg", LOGIC, 0xa, { SHORT_F }, EITHER, 0, 0, 0 },
  286. { "reit", BRA, 0x8, { SHORT_NONE }, MU, FLAG_SM | FLAG_JMP, FLAG_SM | FLAG_LKR, 0 },
  287. { "repeat", BRA, 0x18, { SHORT_D1r, LONG_2r }, MU, FLAG_RP, FLAG_RP, RELOC_PCREL },
  288. { "repeati", BRA, 0x1a, { SHORT_D2Br, LONG_Dbr }, MU, FLAG_RP, FLAG_RP, RELOC_PCREL },
  289. { "rot", LOGIC, 0x14, { SHORT_A }, EITHER, 0, 0, 0 },
  290. { "rot2h", LOGIC, 0x15, { SHORT_A }, EITHER, 0, 0, 0 },
  291. { "rtd", BRA, 0xa, { SHORT_NONE }, MU, FLAG_JMP, FLAG_LKR, 0 },
  292. { "sat", IALU2, 0x8, { SHORT_A5 }, IU, 0, 0, 0 },
  293. { "sat2h", IALU2, 0x9, { SHORT_A5 }, IU, 0, 0, 0 },
  294. { "sathl", IALU2, 0x1c, { SHORT_A5 }, IU, FLAG_ADDSUBppp, 0, 0 },
  295. { "sathh", IALU2, 0x1d, { SHORT_A5 }, IU, FLAG_ADDSUBppp, 0, 0 },
  296. { "satz", IALU2, 0xa, { SHORT_A5 }, IU, 0, 0, 0 },
  297. { "satz2h", IALU2, 0xb, { SHORT_A5 }, IU, 0, 0, 0 },
  298. { "sra", LOGIC, 0x10, { SHORT_A }, EITHER, 0, 0, 0 },
  299. { "sra2h", LOGIC, 0x11, { SHORT_A }, EITHER, 0, 0, 0 },
  300. { "srahh", LOGIC, 0x5, { SHORT_A }, EITHER, 0, 0, 0 },
  301. { "srahl", LOGIC, 0x4, { SHORT_A }, EITHER, 0, 0, 0 },
  302. { "src", LOGIC, 0x16, { SHORT_A }, EITHER, FLAG_ADDSUBppp, 0, 0 },
  303. { "srl", LOGIC, 0x12, { SHORT_A }, EITHER, 0, 0, 0 },
  304. { "srl2h", LOGIC, 0x13, { SHORT_A }, EITHER, 0, 0, 0 },
  305. { "srlhh", LOGIC, 0x7, { SHORT_A }, EITHER, 0, 0, 0 },
  306. { "srlhl", LOGIC, 0x6, { SHORT_A }, EITHER, 0, 0, 0 },
  307. { "st2h", IMEM, 0x13, { SHORT_M2, LONG_M2 }, MU, 0, FLAG_MEM | FLAG_NOT_WITH_ADDSUBppp, 0 },
  308. { "st2w", IMEM, 0x16, { SHORT_M2, LONG_M2 }, MU, 0, FLAG_MEM | FLAG_NOT_WITH_ADDSUBppp, 0 },
  309. { "st4hb", IMEM, 0x15, { SHORT_M2, LONG_M2 }, MU, 0, FLAG_MEM | FLAG_NOT_WITH_ADDSUBppp, 0 },
  310. { "stb", IMEM, 0x10, { SHORT_M, LONG_M }, MU, 0, FLAG_MEM | FLAG_NOT_WITH_ADDSUBppp, 0 },
  311. { "sth", IMEM, 0x12, { SHORT_M, LONG_M }, MU, 0, FLAG_MEM | FLAG_NOT_WITH_ADDSUBppp, 0 },
  312. { "sthh", IMEM, 0x11, { SHORT_M, LONG_M }, MU, 0, FLAG_MEM | FLAG_NOT_WITH_ADDSUBppp, 0 },
  313. { "stw", IMEM, 0x14, { SHORT_M, LONG_M }, MU, 0, FLAG_MEM | FLAG_NOT_WITH_ADDSUBppp, 0 },
  314. { "sub", IALU1, 0x2, { SHORT_A, LONG}, EITHER, 0, FLAG_CVVA, 0 },
  315. { "sub2h", IALU1, 0x3, { SHORT_A, LONG}, EITHER, 0, 0, 0 },
  316. { "subb", IALU1, 0x5, { SHORT_A, LONG}, EITHER, FLAG_C, FLAG_CVVA, 0 },
  317. { "subhlll", IALU1, 0x18, { SHORT_A, LONG}, EITHER, FLAG_ADDSUBppp, FLAG_CVVA, 0 },
  318. { "subhllh", IALU1, 0x19, { SHORT_A, LONG}, EITHER, FLAG_ADDSUBppp, FLAG_CVVA, 0 },
  319. { "subhlhl", IALU1, 0x1a, { SHORT_A, LONG}, EITHER, FLAG_ADDSUBppp, FLAG_CVVA, 0 },
  320. { "subhlhh", IALU1, 0x1b, { SHORT_A, LONG}, EITHER, FLAG_ADDSUBppp, FLAG_CVVA, 0 },
  321. { "subhhll", IALU1, 0x1c, { SHORT_A, LONG}, EITHER, FLAG_ADDSUBppp, FLAG_CVVA, 0 },
  322. { "subhhlh", IALU1, 0x1d, { SHORT_A, LONG}, EITHER, FLAG_ADDSUBppp, FLAG_CVVA, 0 },
  323. { "subhhhl", IALU1, 0x1e, { SHORT_A, LONG}, EITHER, FLAG_ADDSUBppp, FLAG_CVVA, 0 },
  324. { "subhhhh", IALU1, 0x1f, { SHORT_A, LONG}, EITHER, FLAG_ADDSUBppp, FLAG_CVVA, 0 },
  325. { "trap", BRA, 0x9, { SHORT_B1, SHORT_T}, MU, FLAG_JSR, FLAG_SM | FLAG_LKR, 0 },
  326. { "xor", LOGIC, 0x1b, { SHORT_A, LONG }, EITHER, 0, 0, 0 },
  327. { "xorfg", LOGIC, 0xb, { SHORT_F }, EITHER, 0, 0, 0 },
  328. { NULL, 0, 0, { 0 }, 0, 0, 0, 0 },
  329. };
  330. /* Now define the operand types.
  331. Format is length, bits, position, flags. */
  332. const struct d30v_operand d30v_operand_table[] =
  333. {
  334. #define UNUSED (0)
  335. { 0, 0, 0, 0 },
  336. #define Ra (UNUSED + 1)
  337. { 6, 6, 0, OPERAND_REG | OPERAND_DEST },
  338. #define Ra2 (Ra + 1)
  339. { 6, 6, 0, OPERAND_REG | OPERAND_DEST | OPERAND_2REG },
  340. #define Ra3 (Ra2 + 1)
  341. { 6, 6, 0, OPERAND_REG },
  342. #define Rb (Ra3 + 1)
  343. { 6, 6, 6, OPERAND_REG },
  344. #define Rb2 (Rb + 1)
  345. { 6, 6, 6, OPERAND_REG | OPERAND_DEST },
  346. #define Rc (Rb2 + 1)
  347. { 6, 6, 12, OPERAND_REG },
  348. #define Aa (Rc + 1)
  349. { 6, 1, 0, OPERAND_ACC | OPERAND_REG | OPERAND_DEST },
  350. #define Ab (Aa + 1)
  351. { 6, 1, 6, OPERAND_ACC | OPERAND_REG },
  352. #define IMM5 (Ab + 1)
  353. { 6, 5, 12, OPERAND_NUM },
  354. #define IMM5U (IMM5 + 1)
  355. { 6, 5, 12, OPERAND_NUM | OPERAND_SIGNED }, /* Not used. */
  356. #define IMM5S3 (IMM5U + 1)
  357. { 6, 5, 12, OPERAND_NUM | OPERAND_SIGNED }, /* Not used. */
  358. #define IMM6 (IMM5S3 + 1)
  359. { 6, 6, 12, OPERAND_NUM | OPERAND_SIGNED },
  360. #define IMM6U (IMM6 + 1)
  361. { 6, 6, 0, OPERAND_NUM },
  362. #define IMM6U2 (IMM6U + 1)
  363. { 6, 6, 12, OPERAND_NUM },
  364. #define REL6S3 (IMM6U2 + 1)
  365. { 6, 6, 0, OPERAND_NUM | OPERAND_SHIFT | OPERAND_PCREL },
  366. #define REL12S3 (REL6S3 + 1)
  367. { 12, 12, 12, OPERAND_NUM | OPERAND_SIGNED | OPERAND_SHIFT | OPERAND_PCREL },
  368. #define IMM12S3 (REL12S3 + 1)
  369. { 12, 12, 12, OPERAND_NUM | OPERAND_SIGNED | OPERAND_SHIFT },
  370. #define REL18S3 (IMM12S3 + 1)
  371. { 18, 18, 12, OPERAND_NUM | OPERAND_SIGNED | OPERAND_SHIFT | OPERAND_PCREL },
  372. #define IMM18S3 (REL18S3 + 1)
  373. { 18, 18, 12, OPERAND_NUM | OPERAND_SIGNED | OPERAND_SHIFT },
  374. #define REL32 (IMM18S3 + 1)
  375. { 32, 32, 0, OPERAND_NUM | OPERAND_PCREL },
  376. #define IMM32 (REL32 + 1)
  377. { 32, 32, 0, OPERAND_NUM },
  378. #define Fa (IMM32 + 1)
  379. { 6, 3, 0, OPERAND_REG | OPERAND_FLAG | OPERAND_DEST },
  380. #define Fb (Fa + 1)
  381. { 6, 3, 6, OPERAND_REG | OPERAND_FLAG },
  382. #define Fc (Fb + 1)
  383. { 6, 3, 12, OPERAND_REG | OPERAND_FLAG },
  384. #define ATSIGN (Fc + 1)
  385. { 0, 0, 0, OPERAND_ATSIGN},
  386. #define ATPAR (ATSIGN + 1) /* "@(" */
  387. { 0, 0, 0, OPERAND_ATPAR},
  388. #define PLUS (ATPAR + 1) /* Postincrement. */
  389. { 0, 0, 0, OPERAND_PLUS},
  390. #define MINUS (PLUS + 1) /* Postdecrement. */
  391. { 0, 0, 0, OPERAND_MINUS},
  392. #define ATMINUS (MINUS + 1) /* Predecrement. */
  393. { 0, 0, 0, OPERAND_ATMINUS},
  394. #define Ca (ATMINUS + 1) /* Control register. */
  395. { 6, 6, 0, OPERAND_REG | OPERAND_CONTROL | OPERAND_DEST},
  396. #define Cb (Ca + 1) /* Control register. */
  397. { 6, 6, 6, OPERAND_REG | OPERAND_CONTROL},
  398. #define CC (Cb + 1) /* Condition code (CMPcc and CMPUcc). */
  399. { 3, 3, -3, OPERAND_NAME},
  400. #define Fa2 (CC + 1) /* Flag register (CMPcc and CMPUcc). */
  401. { 3, 3, 0, OPERAND_REG | OPERAND_FLAG | OPERAND_DEST},
  402. #define Fake (Fa2 + 1) /* Place holder for "id" field in mvfsys and mvtsys. */
  403. { 6, 2, 12, OPERAND_SPECIAL},
  404. };
  405. /* Now we need to define the instruction formats. */
  406. const struct d30v_format d30v_format_table[] =
  407. {
  408. { 0, 0, { 0 } },
  409. { SHORT_M, 0, { Ra, ATPAR, Rb, Rc } }, /* Ra,@(Rb,Rc) */
  410. { SHORT_M, 1, { Ra, ATPAR, Rb, PLUS, Rc } }, /* Ra,@(Rb+,Rc) */
  411. { SHORT_M, 2, { Ra, ATPAR, Rb, IMM6 } }, /* Ra,@(Rb,imm6) */
  412. { SHORT_M, 3, { Ra, ATPAR, Rb, MINUS, Rc } }, /* Ra,@(Rb-,Rc) */
  413. { SHORT_M2, 0, { Ra2, ATPAR, Rb, Rc } }, /* Ra,@(Rb,Rc) */
  414. { SHORT_M2, 1, { Ra2, ATPAR, Rb, PLUS, Rc } },/* Ra,@(Rb+,Rc) */
  415. { SHORT_M2, 2, { Ra2, ATPAR, Rb, IMM6 } }, /* Ra,@(Rb,imm6) */
  416. { SHORT_M2, 3, { Ra2, ATPAR, Rb, MINUS, Rc } },/* Ra,@(Rb-,Rc) */
  417. { SHORT_A, 0, { Ra, Rb, Rc } }, /* Ra,Rb,Rc */
  418. { SHORT_A, 2, { Ra, Rb, IMM6 } }, /* Ra,Rb,imm6 */
  419. { SHORT_B1, 0, { Rc } }, /* Rc */
  420. { SHORT_B2, 2, { IMM18S3 } }, /* imm18 */
  421. { SHORT_B2r, 2, { REL18S3 } }, /* rel18 */
  422. { SHORT_B3, 0, { Ra3, Rc } }, /* Ra,Rc */
  423. { SHORT_B3, 2, { Ra3, IMM12S3 } }, /* Ra,imm12 */
  424. { SHORT_B3r, 0, { Ra3, Rc } }, /* Ra,Rc */
  425. { SHORT_B3r, 2, { Ra3, REL12S3 } }, /* Ra,rel12 */
  426. { SHORT_B3b, 1, { Ra3, Rc } }, /* Ra,Rc */
  427. { SHORT_B3b, 3, { Ra3, IMM12S3 } }, /* Ra,imm12 */
  428. { SHORT_B3br, 1, { Ra3, Rc } }, /* Ra,Rc */
  429. { SHORT_B3br, 3, { Ra3, REL12S3 } }, /* Ra,rel12 */
  430. { SHORT_D1r, 0, { Ra, Rc } }, /* Ra,Rc */
  431. { SHORT_D1r, 2, { Ra, REL12S3 } }, /* Ra,rel12s3 */
  432. { SHORT_D2, 0, { REL6S3, Rc } }, /* rel6s3,Rc */
  433. { SHORT_D2, 2, { REL6S3, IMM12S3 } }, /* rel6s3,imm12s3 */
  434. { SHORT_D2r, 0, { REL6S3, Rc } }, /* rel6s3,Rc */
  435. { SHORT_D2r, 2, { REL6S3, REL12S3 } }, /* rel6s3,rel12s3 */
  436. { SHORT_D2Br, 0, { IMM6U, Rc } }, /* imm6u,Rc */
  437. { SHORT_D2Br, 2, { IMM6U, REL12S3 } }, /* imm6u,rel12s3 */
  438. { SHORT_U, 0, { Ra, Rb } }, /* Ra,Rb */
  439. { SHORT_F, 0, { Fa, Fb, Fc } }, /* Fa,Fb,Fc (orfg, xorfg) */
  440. { SHORT_F, 2, { Fa, Fb, IMM6 } }, /* Fa,Fb,imm6 */
  441. { SHORT_AF, 0, { Fa, Rb, Rc } }, /* Fa,Rb,Rc */
  442. { SHORT_AF, 2, { Fa, Rb, IMM6 } }, /* Fa,Rb,imm6 */
  443. { SHORT_T, 2, { IMM5 } }, /* imm5s3 (trap) */
  444. { SHORT_A5, 0, { Ra, Rb, Rc } }, /* Ra,Rb,Rc */
  445. { SHORT_A5, 2, { Ra, Rb, IMM5 } }, /* Ra,Rb,imm5 (sat*) */
  446. { SHORT_CMP, 0, { CC, Fa2, Rb, Rc} }, /* CC Fa2,Rb,Rc */
  447. { SHORT_CMP, 2, { CC, Fa2, Rb, IMM6} }, /* CC Fa2,Rb,imm6 */
  448. { SHORT_CMPU, 0, { CC, Fa2, Rb, Rc} }, /* CC Fa2,Rb,Rc */
  449. { SHORT_CMPU, 2, { CC, Fa2, Rb, IMM6U2} }, /* CC Fa2,Rb,imm6 */
  450. { SHORT_A1, 1, { Ra, Rb, Rc } }, /* Ra,Rb,Rc for MAC where a=1 */
  451. { SHORT_A1, 3, { Ra, Rb, IMM6 } }, /* Ra,Rb,imm6 for MAC where a=1 */
  452. { SHORT_AA, 0, { Aa, Rb, Rc } }, /* Aa,Rb,Rc */
  453. { SHORT_AA, 2, { Aa, Rb, IMM6 } }, /* Aa,Rb,imm6 */
  454. { SHORT_RA, 0, { Ra, Ab, Rc } }, /* Ra,Ab,Rc */
  455. { SHORT_RA, 2, { Ra, Ab, IMM6U2 } }, /* Ra,Ab,imm6u */
  456. { SHORT_MODINC, 1, { Rb2, IMM5 } }, /* Rb2,imm5 (modinc) */
  457. { SHORT_MODDEC, 3, { Rb2, IMM5 } }, /* Rb2,imm5 (moddec) */
  458. { SHORT_C1, 0, { Ra, Cb, Fake } }, /* Ra,Cb (mvfsys) */
  459. { SHORT_C2, 0, { Ca, Rb, Fake } }, /* Ca,Rb (mvtsys) */
  460. { SHORT_UF, 0, { Fa, Fb } }, /* Fa,Fb (notfg) */
  461. { SHORT_A2, 0, { Ra2, Rb, Rc } }, /* Ra2,Rb,Rc */
  462. { SHORT_A2, 2, { Ra2, Rb, IMM6 } }, /* Ra2,Rb,imm6 */
  463. { SHORT_NONE, 0, { 0 } }, /* no operands (nop, reit) */
  464. { SHORT_AR, 0, { Aa, Rb, Rc } }, /* Aa,Rb,Rc */
  465. { LONG, 2, { Ra, Rb, IMM32 } }, /* Ra,Rb,imm32 */
  466. { LONG_U, 2, { IMM32 } }, /* imm32 */
  467. { LONG_Ur, 2, { REL32 } }, /* rel32 */
  468. { LONG_CMP, 2, { CC, Fa2, Rb, IMM32} }, /* CC Fa2,Rb,imm32 */
  469. { LONG_M, 2, { Ra, ATPAR, Rb, IMM32 } }, /* Ra,@(Rb,imm32) */
  470. { LONG_M2, 2, { Ra2, ATPAR, Rb, IMM32 } }, /* Ra,@(Rb,imm32) */
  471. { LONG_2, 2, { Ra3, IMM32 } }, /* Ra,imm32 */
  472. { LONG_2r, 2, { Ra3, REL32 } }, /* Ra,rel32 */
  473. { LONG_2b, 3, { Ra3, IMM32 } }, /* Ra,imm32 */
  474. { LONG_2br, 3, { Ra3, REL32 } }, /* Ra,rel32 */
  475. { LONG_D, 2, { REL6S3, IMM32 } }, /* rel6s3,imm32 */
  476. { LONG_Dr, 2, { REL6S3, REL32 } }, /* rel6s3,rel32 */
  477. { LONG_Dbr, 2, { IMM6U, REL32 } }, /* imm6,rel32 */
  478. { 0, 0, { 0 } },
  479. };
  480. const char *d30v_ecc_names[] =
  481. {
  482. "al",
  483. "tx",
  484. "fx",
  485. "xt",
  486. "xf",
  487. "tt",
  488. "tf",
  489. "res"
  490. };
  491. const char *d30v_cc_names[] =
  492. {
  493. "eq",
  494. "ne",
  495. "gt",
  496. "ge",
  497. "lt",
  498. "le",
  499. "ps",
  500. "ng",
  501. NULL
  502. };