score-dis.c 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201
  1. /* Instruction printing code for Score
  2. Copyright (C) 2006-2022 Free Software Foundation, Inc.
  3. Contributed by:
  4. Brain.lin (brain.lin@sunplusct.com)
  5. Mei Ligang (ligang@sunnorth.com.cn)
  6. Pei-Lin Tsai (pltsai@sunplus.com)
  7. This file is part of the GNU opcodes library.
  8. This library is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 3, or (at your option)
  11. any later version.
  12. It is distributed in the hope that it will be useful, but WITHOUT
  13. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  14. or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
  15. License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this file; see the file COPYING. If not, write to the
  18. Free Software Foundation, 51 Franklin Street - Fifth Floor, Boston,
  19. MA 02110-1301, USA. */
  20. #include "sysdep.h"
  21. #include "disassemble.h"
  22. #define DEFINE_TABLE
  23. #include "opintl.h"
  24. #include "bfd.h"
  25. /* FIXME: This shouldn't be done here. */
  26. #include "elf-bfd.h"
  27. #include "elf/internal.h"
  28. #include "elf/score.h"
  29. #ifdef BFD64
  30. /* s3_s7: opcodes and export prototypes. */
  31. extern int
  32. s7_print_insn (bfd_vma pc, struct disassemble_info *info, bool little);
  33. struct score_opcode
  34. {
  35. bfd_vma value;
  36. bfd_vma mask; /* Recognise instruction if (op & mask) == value. */
  37. char *assembler; /* Disassembly string. */
  38. };
  39. /* Note: There is a partial ordering in this table - it must be searched from
  40. the top to obtain a correct match. */
  41. static struct score_opcode score_opcodes[] =
  42. {
  43. /* Score Instructions. */
  44. {0x3800000a, 0x3e007fff, "abs\t\t%20-24r, %15-19r"},
  45. {0x3800004b, 0x3e007fff, "abs.s\t\t%20-24r, %15-19r"},
  46. {0x00000010, 0x3e0003ff, "add\t\t%20-24r, %15-19r, %10-14r"},
  47. {0x00000011, 0x3e0003ff, "add.c\t\t%20-24r, %15-19r, %10-14r"},
  48. {0x38000048, 0x3e0003ff, "add.s\t\t%20-24r, %15-19r, %10-14r"},
  49. {0x00000012, 0x3e0003ff, "addc\t\t%20-24r, %15-19r, %10-14r"},
  50. {0x00000013, 0x3e0003ff, "addc.c\t\t%20-24r, %15-19r, %10-14r"},
  51. {0x02000000, 0x3e0e0001, "addi\t\t%20-24r, %1-16i"},
  52. {0x02000001, 0x3e0e0001, "addi.c\t\t%20-24r, %1-16i"},
  53. {0x0a000000, 0x3e0e0001, "addis\t\t%20-24r, %1-16d(0x%1-16x)"},
  54. {0x0a000001, 0x3e0e0001, "addis.c\t\t%20-24r, %1-16d(0x%1-16x)"},
  55. {0x10000000, 0x3e000001, "addri\t\t%20-24r, %15-19r, %1-14i"},
  56. {0x10000001, 0x3e000001, "addri.c\t\t%20-24r, %15-19r, %1-14i"},
  57. {0x00004800, 0x00007f00, "add!\t\t%4-7r, %0-3r"},
  58. {0x00005c00, 0x00007c00, "addi!\t\t%6-9r, %0-5i"},
  59. {0x00000020, 0x3e0003ff, "and\t\t%20-24r, %15-19r, %10-14r"},
  60. {0x00000021, 0x3e0003ff, "and.c\t\t%20-24r, %15-19r, %10-14r"},
  61. {0x040000000000LL, 0x1c0000000003LL, "andri48\t\t%38-41r,%34-37r, 0x%2-33x"},
  62. {0x040000000001LL, 0x1c0000000003LL, "andri48.c\t\t%38-41r,%34-37r, 0x%2-33x"},
  63. {0x02080000, 0x3e0e0001, "andi\t\t%20-24r, 0x%1-16x"},
  64. {0x02080001, 0x3e0e0001, "andi.c\t\t%20-24r, 0x%1-16x"},
  65. {0x0a080000, 0x3e0e0001, "andis\t\t%20-24r, 0x%1-16x"},
  66. {0x0a080001, 0x3e0e0001, "andis.c\t\t%20-24r, 0x%1-16x"},
  67. {0x18000000, 0x3e000001, "andri\t\t%20-24r, %15-19r, 0x%1-14x"},
  68. {0x18000001, 0x3e000001, "andri.c\t\t%20-24r, %15-19r,0x%1-14x"},
  69. {0x00004b00, 0x00007f00, "and!\t\t%4-7r, %0-3r"},
  70. {0x08000000, 0x3e007c01, "bcs\t\t%b"},
  71. {0x08000400, 0x3e007c01, "bcc\t\t%b"},
  72. {0x08003800, 0x3e007c01, "bcnz\t\t%b"},
  73. {0x08000001, 0x3e007c01, "bcsl\t\t%b"},
  74. {0x08000401, 0x3e007c01, "bccl\t\t%b"},
  75. {0x08003801, 0x3e007c01, "bcnzl\t\t%b"},
  76. {0x0000004c, 0x3e00007e, "bcmpeqz\t\t%15-19r, %z"},
  77. {0x0000004c, 0x3e00007e, "bcmpeq\t\t%15-19r, %z"},
  78. {0x0000004e, 0x3e00007e, "bcmpnez\t\t%15-19r, %z"},
  79. {0x0000004e, 0x3e00007e, "bcmpne\t\t%15-19r, %z"},
  80. {0x00003200, 0x00007e00, "bcnz!\t\t%b"},
  81. {0x08001000, 0x3e007c01, "beq\t\t%b"},
  82. {0x08001001, 0x3e007c01, "beql\t\t%b"},
  83. {0x00003800, 0x00007e00, "beq!\t\t%b"},
  84. {0x08000800, 0x3e007c01, "bgtu\t\t%b"},
  85. {0x08001800, 0x3e007c01, "bgt\t\t%b"},
  86. {0x08002000, 0x3e007c01, "bge\t\t%b"},
  87. {0x08000801, 0x3e007c01, "bgtul\t\t%b"},
  88. {0x08001801, 0x3e007c01, "bgtl\t\t%b"},
  89. {0x08002001, 0x3e007c01, "bgel\t\t%b"},
  90. {0x00003400, 0x00007e00, "bgtu!\t\t%b"},
  91. {0x00003c00, 0x00007e00, "bgt!\t\t%b"},
  92. {0x00000029, 0x3e0003ff, "bitclr.c\t%20-24r, %15-19r, 0x%10-14x"},
  93. {0x00000028, 0x3e0003ff, "bitclr\t%20-24r, %15-19r, 0x%10-14x"},
  94. {0x0000002b, 0x3e0003ff, "bitset.c\t%20-24r, %15-19r, 0x%10-14x"},
  95. {0x0000002a, 0x3e0003ff, "bitset\t%20-24r, %15-19r, 0x%10-14x"},
  96. {0x0000002d, 0x3e0003ff, "bittst.c\t%15-19r, 0x%10-14x"},
  97. {0x0000002f, 0x3e0003ff, "bittgl.c\t%20-24r, %15-19r, 0x%10-14x"},
  98. {0x0000002e, 0x3e0003ff, "bittgl\t%20-24r, %15-19r, 0x%10-14x"},
  99. {0x00005000, 0x00007e00, "bitclr!\t\t%5-8r, 0x%0-4x"},
  100. {0x3800000c, 0x3e0003ff, "bitrev\t\t%20-24r, %15-19r,%10-14r"},
  101. {0x00005200, 0x00007e00, "bitset!\t\t%5-8r, 0x%0-4x"},
  102. {0x00005400, 0x00007e00, "bittst!\t\t%5-8r, 0x%0-4x"},
  103. {0x00005600, 0x00007e00, "bittgl!\t\t%5-8r, 0x%0-4x"},
  104. {0x08000c00, 0x3e007c01, "bleu\t\t%b"},
  105. {0x08001c00, 0x3e007c01, "ble\t\t%b"},
  106. {0x08002400, 0x3e007c01, "blt\t\t%b"},
  107. {0x08000c01, 0x3e007c01, "bleul\t\t%b"},
  108. {0x08001c01, 0x3e007c01, "blel\t\t%b"},
  109. {0x08002401, 0x3e007c01, "bltl\t\t%b"},
  110. {0x08003c01, 0x3e007c01, "bl\t\t%b"},
  111. {0x00003600, 0x00007e00, "bleu!\t\t%b"},
  112. {0x00003e00, 0x00007e00, "ble!\t\t%b"},
  113. {0x08002800, 0x3e007c01, "bmi\t\t%b"},
  114. {0x08002801, 0x3e007c01, "bmil\t\t%b"},
  115. {0x08001400, 0x3e007c01, "bne\t\t%b"},
  116. {0x08001401, 0x3e007c01, "bnel\t\t%b"},
  117. {0x00003a00, 0x00007e00, "bne!\t\t%b"},
  118. {0x08002c00, 0x3e007c01, "bpl\t\t%b"},
  119. {0x08002c01, 0x3e007c01, "bpll\t\t%b"},
  120. {0x00000008, 0x3e007fff, "brcs\t\t%15-19r"},
  121. {0x00000408, 0x3e007fff, "brcc\t\t%15-19r"},
  122. {0x00000808, 0x3e007fff, "brgtu\t\t%15-19r"},
  123. {0x00000c08, 0x3e007fff, "brleu\t\t%15-19r"},
  124. {0x00001008, 0x3e007fff, "breq\t\t%15-19r"},
  125. {0x00001408, 0x3e007fff, "brne\t\t%15-19r"},
  126. {0x00001808, 0x3e007fff, "brgt\t\t%15-19r"},
  127. {0x00001c08, 0x3e007fff, "brle\t\t%15-19r"},
  128. {0x00002008, 0x3e007fff, "brge\t\t%15-19r"},
  129. {0x00002408, 0x3e007fff, "brlt\t\t%15-19r"},
  130. {0x00002808, 0x3e007fff, "brmi\t\t%15-19r"},
  131. {0x00002c08, 0x3e007fff, "brpl\t\t%15-19r"},
  132. {0x00003008, 0x3e007fff, "brvs\t\t%15-19r"},
  133. {0x00003408, 0x3e007fff, "brvc\t\t%15-19r"},
  134. {0x00003808, 0x3e007fff, "brcnz\t\t%15-19r"},
  135. {0x00003c08, 0x3e007fff, "br\t\t%15-19r"},
  136. {0x00000009, 0x3e007fff, "brcsl\t\t%15-19r"},
  137. {0x00000409, 0x3e007fff, "brccl\t\t%15-19r"},
  138. {0x00000809, 0x3e007fff, "brgtul\t\t%15-19r"},
  139. {0x00000c09, 0x3e007fff, "brleul\t\t%15-19r"},
  140. {0x00001009, 0x3e007fff, "breql\t\t%15-19r"},
  141. {0x00001409, 0x3e007fff, "brnel\t\t%15-19r"},
  142. {0x00001809, 0x3e007fff, "brgtl\t\t%15-19r"},
  143. {0x00001c09, 0x3e007fff, "brlel\t\t%15-19r"},
  144. {0x00002009, 0x3e007fff, "brgel\t\t%15-19r"},
  145. {0x00002409, 0x3e007fff, "brltl\t\t%15-19r"},
  146. {0x00002809, 0x3e007fff, "brmil\t\t%15-19r"},
  147. {0x00002c09, 0x3e007fff, "brpll\t\t%15-19r"},
  148. {0x00003009, 0x3e007fff, "brvsl\t\t%15-19r"},
  149. {0x00003409, 0x3e007fff, "brvcl\t\t%15-19r"},
  150. {0x00003809, 0x3e007fff, "brcnzl\t\t%15-19r"},
  151. {0x00003c09, 0x3e007fff, "brl\t\t%15-19r"},
  152. {0x00000080, 0x00007fe0, "br!\t\t%0-4r"},
  153. {0x000000a0, 0x00007fe0, "brl!\t\t%0-4r"},
  154. {0x000000c0, 0x00007fe0, "brr!\t\t%0-4r"},
  155. {0x08003000, 0x3e007c01, "bvs\t\t%b"},
  156. {0x08003400, 0x3e007c01, "bvc\t\t%b"},
  157. {0x08003001, 0x3e007c01, "bvsl\t\t%b"},
  158. {0x08003401, 0x3e007c01, "bvcl\t\t%b"},
  159. {0x00003000, 0x00007e00, "b!\t\t%b"},
  160. {0x08003c00, 0x3e007c01, "b\t\t%b"},
  161. {0x30000000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  162. {0x30100000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  163. {0x30200000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  164. {0x30300000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  165. {0x30400000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  166. {0x30800000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  167. {0x30900000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  168. {0x30a00000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  169. {0x30b00000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  170. {0x30c00000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  171. {0x30d00000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  172. {0x30e00000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  173. {0x31000000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  174. {0x31100000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  175. {0x31800000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  176. {0x31a00000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  177. {0x31b00000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  178. {0x31c00000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  179. {0x31d00000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  180. {0x31e00000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  181. {0x31f00000, 0x3ff00000, "cache\t\t%20-24d, [%15-19r, %0-14i]"},
  182. {0x38000000, 0x3ff003ff, "mad\t\t%15-19r, %10-14r"},
  183. {0x38000020, 0x3ff003ff, "madu\t\t%15-19r, %10-14r"},
  184. {0x38000080, 0x3ff003ff, "mad.f\t\t%15-19r, %10-14r"},
  185. {0x38000001, 0x3ff003ff, "msb\t\t%15-19r, %10-14r"},
  186. {0x38000021, 0x3ff003ff, "msbu\t\t%15-19r, %10-14r"},
  187. {0x38000081, 0x3ff003ff, "msb.f\t\t%15-19r, %10-14r"},
  188. {0x38000102, 0x3ff003ff, "mazl\t\t%15-19r, %10-14r"},
  189. {0x38000182, 0x3ff003ff, "mazl.f\t\t%15-19r, %10-14r"},
  190. {0x38000002, 0x3ff003ff, "madl\t\t%15-19r, %10-14r"},
  191. {0x380000c2, 0x3ff003ff, "madl.fs\t\t%15-19r, %10-14r"},
  192. {0x38000303, 0x3ff003ff, "mazh\t\t%15-19r, %10-14r"},
  193. {0x38000383, 0x3ff003ff, "mazh.f\t\t%15-19r, %10-14r"},
  194. {0x38000203, 0x3ff003ff, "madh\t\t%15-19r, %10-14r"},
  195. {0x380002c3, 0x3ff003ff, "madh.fs\t\t%15-19r, %10-14r"},
  196. {0x38000007, 0x3e0003ff, "max\t\t%20-24r, %15-19r, %10-14r"},
  197. {0x00000064, 0x3e00007e, "mbitclr\t\t[%15-19r, %m], %10-14d"},
  198. {0x0000006c, 0x3e00007e, "mbitset\t\t[%15-19r, %m], %10-14d"},
  199. {0x38000006, 0x3e0003ff, "min\t\t%20-24r, %15-19r, %10-14r"},
  200. {0x38000104, 0x3ff003ff, "mszl\t\t%15-19r, %10-14r"},
  201. {0x38000184, 0x3ff003ff, "mszl.f\t\t%15-19r, %10-14r"},
  202. {0x38000004, 0x3ff003ff, "msbl\t\t%15-19r, %10-14r"},
  203. {0x380000c4, 0x3ff003ff, "msbl.fs\t\t%15-19r, %10-14r"},
  204. {0x38000305, 0x3ff003ff, "mszh\t\t%15-19r, %10-14r"},
  205. {0x38000385, 0x3ff003ff, "mszh.f\t\t%15-19r, %10-14r"},
  206. {0x38000205, 0x3ff003ff, "msbh\t\t%15-19r, %10-14r"},
  207. {0x380002c5, 0x3ff003ff, "msbh.fs\t\t%15-19r, %10-14r"},
  208. {0x3800004e, 0x3e0003ff, "sll.s\t\t%20-24r, %15-19r, %10-14r"},
  209. {0x38000049, 0x3e0003ff, "sub.s\t\t%20-24r, %15-19r, %10-14r"},
  210. {0x0000001c, 0x3e007fff, "clz\t\t%20-24r, %15-19r"},
  211. {0x38000000, 0x3e000000, "ceinst\t\t%20-24d, %15-19r, %10-14r, %5-9d, %0-4d"},
  212. {0x00000019, 0x3ff003ff, "cmpteq.c\t\t%15-19r, %10-14r"},
  213. {0x00100019, 0x3ff003ff, "cmptmi.c\t\t%15-19r, %10-14r"},
  214. {0x00300019, 0x3ff003ff, "cmp.c\t\t%15-19r, %10-14r"},
  215. {0x0000001b, 0x3ff07fff, "cmpzteq.c\t%15-19r"},
  216. {0x0010001b, 0x3ff07fff, "cmpztmi.c\t%15-19r"},
  217. {0x0030001b, 0x3ff07fff, "cmpz.c\t\t%15-19r"},
  218. {0x02040001, 0x3e0e0001, "cmpi.c\t\t%20-24r, %1-16i"},
  219. {0x00004400, 0x00007c00, "cmp!\t\t%5-9r, %0-4r"},
  220. {0x00006000, 0x00007c00, "cmpi!\t\t%5-9r, %0-4i"},
  221. {0x0c00000c, 0x3e00001f, "cop1\t\tc%20-24r, c%15-19r, c%10-14r, %5-9d"},
  222. {0x0c000014, 0x3e00001f, "cop2\t\tc%20-24r, c%15-19r, c%10-14r, %5-9d"},
  223. {0x0c00001c, 0x3e00001f, "cop3\t\tc%20-24r, c%15-19r, c%10-14r, %5-9d"},
  224. {0x00000044, 0x3e0003ff, "div\t\t%15-19r, %10-14r"},
  225. {0x00000144, 0x3e0003ff, "divr.q\t\t%20-24r,%15-19r, %10-14r"},
  226. {0x00000244, 0x3e0003ff, "divr.r\t\t%20-24r,%15-19r, %10-14r"},
  227. {0x00000344, 0x3e0003ff, "divr\t\t%20-24r,%15-19r, %10-14r"},
  228. {0x00000046, 0x3e0003ff, "divu\t\t%15-19r, %10-14r"},
  229. {0x00000146, 0x3e0003ff, "divur.q\t\t%20-24r,%15-19r, %10-14r"},
  230. {0x00000246, 0x3e0003ff, "divur.r\t\t%20-24r,%15-19r, %10-14r"},
  231. {0x00000346, 0x3e0003ff, "divur\t\t%20-24r,%15-19r, %10-14r"},
  232. {0x0c0000a4, 0x3e0003ff, "drte"},
  233. {0x00e0, 0xffe1, "disint!"},
  234. {0x00e1, 0xffe1, "enint!"},
  235. {0x00000058, 0x3e0003ff, "extsb\t\t%20-24r, %15-19r"},
  236. {0x00000059, 0x3e0003ff, "extsb.c\t\t%20-24r, %15-19r"},
  237. {0x0000005a, 0x3e0003ff, "extsh\t\t%20-24r, %15-19r"},
  238. {0x0000005b, 0x3e0003ff, "extsh.c\t\t%20-24r, %15-19r"},
  239. {0x0000005c, 0x3e0003ff, "extzb\t\t%20-24r, %15-19r"},
  240. {0x0000005d, 0x3e0003ff, "extzb.c\t\t%20-24r, %15-19r"},
  241. {0x0000005e, 0x3e0003ff, "extzh\t\t%20-24r, %15-19r"},
  242. {0x0000005f, 0x3e0003ff, "extzh.c\t\t%20-24r, %15-19r"},
  243. {0x04000001, 0x3e000001, "jl\t\t%j"},
  244. {0x04000000, 0x3e000001, "j\t\t%j"},
  245. {0x26000000, 0x3e000000, "lb\t\t%20-24r, [%15-19r, %0-14i]"},
  246. {0x2c000000, 0x3e000000, "lbu\t\t%20-24r, [%15-19r, %0-14i]"},
  247. {0x06000003, 0x3e000007, "lb\t\t%20-24r, [%15-19r, %3-14i]+"},
  248. {0x06000006, 0x3e000007, "lbu\t\t%20-24r, [%15-19r, %3-14i]+"},
  249. {0x0e000003, 0x3e000007, "lb\t\t%20-24r, [%15-19r]+, %3-14i"},
  250. {0x0e000006, 0x3e000007, "lbu\t\t%20-24r, [%15-19r]+, %3-14i"},
  251. {0x00000060, 0x3e0003ff, "lcb\t\t[%15-19r]+"},
  252. {0x00000062, 0x3e0003ff, "lcw\t\t%20-24r, [%15-19r]+"},
  253. {0x00000066, 0x3e0003ff, "lce\t\t%20-24r, [%15-19r]+"},
  254. {0x0c00000a, 0x3e00001f, "ldc1\t\tc%15-19r, [%20-24r, %5-14i]"},
  255. {0x0c000012, 0x3e00001f, "ldc2\t\tc%15-19r, [%20-24r, %5-14i]"},
  256. {0x0c00001a, 0x3e00001f, "ldc3\t\tc%15-19r, [%20-24r, %5-14i]"},
  257. {0x000000000001LL, 0x1c000000001fLL, "ldi48\t\t%37-41r, %5-36i"},
  258. {0x22000000, 0x3e000000, "lh\t\t%20-24r, [%15-19r, %0-14i]"},
  259. {0x24000000, 0x3e000000, "lhu\t\t%20-24r, [%15-19r, %0-14i]"},
  260. {0x06000001, 0x3e000007, "lh\t\t%20-24r, [%15-19r, %3-14i]+"},
  261. {0x06000002, 0x3e000007, "lhu\t\t%20-24r, [%15-19r, %3-14i]+"},
  262. {0x0e000001, 0x3e000007, "lh\t\t%20-24r, [%15-19r]+, %3-14i"},
  263. {0x0e000002, 0x3e000007, "lhu\t\t%20-24r, [%15-19r]+, %3-14i"},
  264. {0x020c0000, 0x3e0e0000, "ldi\t\t%20-24r, 0x%1-16x(%1-16i)"},
  265. {0x0a0c0000, 0x3e0e0000, "ldis\t\t%20-24r, 0x%1-16x(%1-16i)"},
  266. {0x00006400, 0x00007c00, "ldiu!\t\t%5-9r, %0-4d"},
  267. {0x00000032, 0x3e0003ff, "ltbw\t\t%20-24r, [%15-19r, %10-14r]"},
  268. {0x00000132, 0x3e0003ff, "ltbh\t\t%20-24r, [%15-19r, %10-14r]"},
  269. {0x00000332, 0x3e0003ff, "ltbb\t\t%20-24r, [%15-19r, %10-14r]"},
  270. {0x0000000c, 0x3e0003ff, "alw\t\t%20-24r, [%15-19r]"},
  271. {0x20000000, 0x3e000000, "lw\t\t%20-24r, [%15-19r, %0-14i]"},
  272. {0x06000000, 0x3e000007, "lw\t\t%20-24r, [%15-19r, %3-14i]+"},
  273. {0x0e000000, 0x3e000007, "lw\t\t%20-24r, [%15-19r]+, %3-14i"},
  274. {0x00001000, 0x00007000, "lw!\t\t%8-11r, [%5-7r,%0-4d2]"},
  275. {0x000000000002LL, 0x1c000000001fLL, "lw48\t\t%37-41r,[0x%7-36w]"},
  276. {0x00007a00, 0x00007f00, "madl.fs!\t\t%4-7r, %0-3r"},
  277. {0x00007500, 0x00007f00, "madu!\t\t%4-7r, %0-3r"},
  278. {0x00007400, 0x00007f00, "mad.f!\t\t%4-7r, %0-3r"},
  279. {0x00007900, 0x00007f00, "mazh.f!\t\t%4-7r, %0-3r"},
  280. {0x00007800, 0x00007f00, "mazl.f!\t\t%4-7r, %0-3r"},
  281. {0x00000448, 0x3e007fff, "mfcel\t\t%20-24r"},
  282. {0x00007100, 0x00007ff0, "mfcel!\t\t%0-3r"},
  283. {0x00000848, 0x3e007fff, "mfceh\t\t%20-24r"},
  284. {0x00007110, 0x00007ff0, "mfceh!\t\t%0-3r"},
  285. {0x00000c48, 0x3e007fff, "mfcehl\t\t%20-24r, %15-19r"},
  286. {0x00000048, 0x3e0003ff, "mfce\t\t%20-24r, er%10-14d"},
  287. {0x00000050, 0x3e0003ff, "mfsr\t\t%20-24r, sr%10-14d"},
  288. {0x0c000001, 0x3e00001f, "mfcr\t\t%20-24r, c%15-19r"},
  289. {0x0c000009, 0x3e00001f, "mfc1\t\t%20-24r, c%15-19r"},
  290. {0x0c000011, 0x3e00001f, "mfc2\t\t%20-24r, c%15-19r"},
  291. {0x0c000019, 0x3e00001f, "mfc3\t\t%20-24r, c%15-19r"},
  292. {0x0c00000f, 0x3e00001f, "mfcc1\t\t%20-24r, c%15-19r"},
  293. {0x0c000017, 0x3e00001f, "mfcc2\t\t%20-24r, c%15-19r"},
  294. {0x0c00001f, 0x3e00001f, "mfcc3\t\t%20-24r, c%15-19r"},
  295. /* confilct: push! mhfl!. */
  296. {0x00000040, 0x00007fe0, "pop!\t\t%0-4r"},
  297. {0x00000060, 0x00007fe0, "push!\t\t%0-4r"},
  298. {0x00006800, 0x00007c00, "rpop!\t\t%5-9r, %0-4d"},
  299. {0x00006c00, 0x00007c00, "rpush!\t\t%5-9r, %0-4d"},
  300. {0x00007600, 0x00007f00, "msb.f!\t\t%4-7r, %0-3r"},
  301. {0x00007f00, 0x00007f00, "msbh.fs!\t\t%4-7r, %0-3r"},
  302. {0x00007e00, 0x00007f00, "msbl.fs!\t\t%4-7r, %0-3r"},
  303. {0x00007700, 0x00007f00, "msbu!\t\t%4-7r, %0-3r"},
  304. {0x00007d00, 0x00007f00, "mszh.f!\t\t%4-7r, %0-3r"},
  305. {0x00007c00, 0x00007f00, "mszl.f!\t\t%4-7r, %0-3r"},
  306. {0x0000044a, 0x3e007fff, "mtcel\t\t%20-24r"},
  307. {0x00007000, 0x00007ff0, "mtcel!\t\t%0-3r"},
  308. {0x0000084a, 0x3e007fff, "mtceh\t\t%20-24r"},
  309. {0x00007010, 0x00007ff0, "mtceh!\t\t%0-3r"},
  310. {0x00000c4a, 0x3e007fff, "mtcehl\t\t%20-24r, %15-19r"},
  311. {0x0000004a, 0x3e0003ff, "mtce\t\t%20-24r, er%10-14d"},
  312. {0x00000052, 0x3e0003ff, "mtsr\t\t%15-19r, sr%10-14d"},
  313. {0x0c000000, 0x3e00001f, "mtcr\t\t%20-24r, c%15-19r"},
  314. {0x0c000008, 0x3e00001f, "mtc1\t\t%20-24r, c%15-19r"},
  315. {0x0c000010, 0x3e00001f, "mtc2\t\t%20-24r, c%15-19r"},
  316. {0x0c000018, 0x3e00001f, "mtc3\t\t%20-24r, c%15-19r"},
  317. {0x0c00000e, 0x3e00001f, "mtcc1\t\t%20-24r, c%15-19r"},
  318. {0x0c000016, 0x3e00001f, "mtcc2\t\t%20-24r, c%15-19r"},
  319. {0x0c00001e, 0x3e00001f, "mtcc3\t\t%20-24r, c%15-19r"},
  320. {0x00000040, 0x3e0003ff, "mul\t\t%15-19r, %10-14r"},
  321. {0x00000140, 0x3e0003ff, "mulr.l\t\t%20-24r,%15-19r, %10-14r"},
  322. {0x00000240, 0x3e0003ff, "mulr.h\t\t%20-24r,%15-19r, %10-14r"},
  323. {0x00000340, 0x3e0003ff, "mulr\t\t%20-24r,%15-19r, %10-14r"},
  324. {0x00000141, 0x3e0003ff, "mulr.lf\t\t%20-24r,%15-19r, %10-14r"},
  325. {0x00000241, 0x3e0003ff, "mulr.hf\t\t%20-24r,%15-19r, %10-14r"},
  326. {0x00000341, 0x3e0003ff, "mulr.f\t\t%20-24r,%15-19r, %10-14r"},
  327. {0x00000040, 0x3e0003ff, "maz\t\t%15-19r, %10-14r"},
  328. {0x00000041, 0x3e0003ff, "mul.f\t\t%15-19r, %10-14r"},
  329. {0x00000041, 0x3e0003ff, "maz.f\t\t%15-19r, %10-14r"},
  330. {0x00007200, 0x00007f00, "mul.f!\t\t%4-7r, %0-3r"},
  331. {0x00000042, 0x3e0003ff, "mulu\t\t%15-19r, %10-14r"},
  332. {0x00000142, 0x3e0003ff, "mulur.l\t\t%20-24r,%15-19r, %10-14r"},
  333. {0x00000242, 0x3e0003ff, "mulur.h\t\t%20-24r,%15-19r, %10-14r"},
  334. {0x00000342, 0x3e0003ff, "mulur\t\t%20-24r,%15-19r, %10-14r"},
  335. {0x00000042, 0x3e0003ff, "mazu\t\t%15-19r, %10-14r"},
  336. {0x00007300, 0x00007f00, "mulu!\t\t%4-7r, %0-3r"},
  337. {0x00000056, 0x3e007fff, "mvcs\t\t%20-24r, %15-19r"},
  338. {0x00000456, 0x3e007fff, "mvcc\t\t%20-24r, %15-19r"},
  339. {0x00000856, 0x3e007fff, "mvgtu\t\t%20-24r, %15-19r"},
  340. {0x00000c56, 0x3e007fff, "mvleu\t\t%20-24r, %15-19r"},
  341. {0x00001056, 0x3e007fff, "mveq\t\t%20-24r, %15-19r"},
  342. {0x00001456, 0x3e007fff, "mvne\t\t%20-24r, %15-19r"},
  343. {0x00001856, 0x3e007fff, "mvgt\t\t%20-24r, %15-19r"},
  344. {0x00001c56, 0x3e007fff, "mvle\t\t%20-24r, %15-19r"},
  345. {0x00002056, 0x3e007fff, "mvge\t\t%20-24r, %15-19r"},
  346. {0x00002456, 0x3e007fff, "mvlt\t\t%20-24r, %15-19r"},
  347. {0x00002856, 0x3e007fff, "mvmi\t\t%20-24r, %15-19r"},
  348. {0x00002c56, 0x3e007fff, "mvpl\t\t%20-24r, %15-19r"},
  349. {0x00003056, 0x3e007fff, "mvvs\t\t%20-24r, %15-19r"},
  350. {0x00003456, 0x3e007fff, "mvvc\t\t%20-24r, %15-19r"},
  351. {0x00003c56, 0x3e007fff, "mv\t\t%20-24r, %15-19r"},
  352. {0x00004000, 0x00007c00, "mv!\t\t%5-9r, %0-4r"},
  353. {0x0000001e, 0x3e0003ff, "neg\t\t%20-24r, %10-14r"},
  354. {0x0000001f, 0x3e0003ff, "neg.c\t\t%20-24r, %10-14r"},
  355. {0x00000000, 0x3e0003ff, "nop"},
  356. {0x00000024, 0x3e0003ff, "not\t\t%20-24r, %15-19r"},
  357. {0x00000025, 0x3e0003ff, "not.c\t\t%20-24r, %15-19r"},
  358. {0x00000000, 0x00007fff, "nop!"},
  359. {0x00000022, 0x3e0003ff, "or\t\t%20-24r, %15-19r, %10-14r"},
  360. {0x00000023, 0x3e0003ff, "or.c\t\t%20-24r, %15-19r, %10-14r"},
  361. {0x020a0000, 0x3e0e0001, "ori\t\t%20-24r, 0x%1-16x"},
  362. {0x020a0001, 0x3e0e0001, "ori.c\t\t%20-24r, 0x%1-16x"},
  363. {0x0a0a0000, 0x3e0e0001, "oris\t\t%20-24r, 0x%1-16x"},
  364. {0x0a0a0001, 0x3e0e0001, "oris.c\t\t%20-24r, 0x%1-16x"},
  365. {0x1a000000, 0x3e000001, "orri\t\t%20-24r, %15-19r, 0x%1-14x"},
  366. {0x1a000001, 0x3e000001, "orri.c\t\t%20-24r, %15-19r, 0x%1-14x"},
  367. {0x00004a00, 0x00007f00, "or!\t\t%4-7r, %0-3r"},
  368. {0x040000000002LL, 0x1c0000000003LL, "orri48\t\t%38-41r,%34-37r, 0x%2-33x"},
  369. {0x040000000003LL, 0x1c0000000003LL, "orri48.c\t\t%38-41r,%34-37r, 0x%2-33x"},
  370. {0x0000000a, 0x3e0003ff, "pflush"},
  371. {0x00000038, 0x3e0003ff, "ror\t\t%20-24r, %15-19r, %10-14r"},
  372. {0x00000039, 0x3e0003ff, "ror.c\t\t%20-24r, %15-19r, %10-14r"},
  373. {0x0000003b, 0x3e0003ff, "rorc.c\t\t%20-24r, %15-19r, %10-14r"},
  374. {0x0000003c, 0x3e0003ff, "rol\t\t%20-24r, %15-19r, %10-14r"},
  375. {0x0000003d, 0x3e0003ff, "rol.c\t\t%20-24r, %15-19r, %10-14r"},
  376. {0x0000003f, 0x3e0003ff, "rolc.c\t\t%20-24r, %15-19r, %10-14r"},
  377. {0x00000078, 0x3e0003ff, "rori\t\t%20-24r, %15-19r, %10-14d"},
  378. {0x00000079, 0x3e0003ff, "rori.c\t\t%20-24r, %15-19r, %10-14d"},
  379. {0x0000007b, 0x3e0003ff, "roric.c\t\t%20-24r, %15-19r, %10-14d"},
  380. {0x0000007c, 0x3e0003ff, "roli\t\t%20-24r, %15-19r, %10-14d"},
  381. {0x0000007d, 0x3e0003ff, "roli.c\t\t%20-24r, %15-19r, %10-14d"},
  382. {0x0000007f, 0x3e0003ff, "rolic.c\t\t%20-24r, %15-19r, %10-14d"},
  383. {0x0c000084, 0x3e0003ff, "rte"},
  384. {0x2e000000, 0x3e000000, "sb\t\t%20-24r, [%15-19r, %0-14i]"},
  385. {0x06000007, 0x3e000007, "sb\t\t%20-24r, [%15-19r, %3-14i]+"},
  386. {0x0e000007, 0x3e000007, "sb\t\t%20-24r, [%15-19r]+, %3-14i"},
  387. {0x0000000e, 0x3e0003ff, "asw\t\t%20-24r, [%15-19r]"},
  388. {0x00000068, 0x3e0003ff, "scb\t\t%20-24r, [%15-19r]+"},
  389. {0x0000006a, 0x3e0003ff, "scw\t\t%20-24r, [%15-19r]+"},
  390. {0x0000006e, 0x3e0003ff, "sce\t\t[%15-19r]+"},
  391. {0x00000006, 0x3e0003ff, "sdbbp\t\t%15-19d"},
  392. {0x00000020, 0x00007fe0, "sdbbp!\t\t%0-4d"},
  393. {0x000000000000LL, 0x1c000000001fLL, "sdbbp48\t\t%5-9d"},
  394. {0x2a000000, 0x3e000000, "sh\t\t%20-24r, [%15-19r, %0-14i]"},
  395. {0x06000005, 0x3e000007, "sh\t\t%20-24r, [%15-19r, %3-14i]+"},
  396. {0x0e000005, 0x3e000007, "sh\t\t%20-24r, [%15-19r]+, %3-14i"},
  397. {0x0c0000c4, 0x3e0003ff, "sleep"},
  398. {0x0c0000e4, 0x3e0003ff, "rti"},
  399. {0x00000030, 0x3e0003ff, "sll\t\t%20-24r, %15-19r, %10-14r"},
  400. {0x00000031, 0x3e0003ff, "sll.c\t\t%20-24r, %15-19r, %10-14r"},
  401. {0x00000070, 0x3e0003ff, "slli\t\t%20-24r, %15-19r, %10-14d"},
  402. {0x00000071, 0x3e0003ff, "slli.c\t\t%20-24r, %15-19r, %10-14d"},
  403. {0x00005800, 0x00007e00, "slli!\t\t%5-8r, %0-4d"},
  404. {0x00000034, 0x3e0003ff, "srl\t\t%20-24r, %15-19r, %10-14r"},
  405. {0x00000035, 0x3e0003ff, "srl.c\t\t%20-24r, %15-19r, %10-14r"},
  406. {0x00000036, 0x3e0003ff, "sra\t\t%20-24r, %15-19r, %10-14r"},
  407. {0x00000037, 0x3e0003ff, "sra.c\t\t%20-24r, %15-19r, %10-14r"},
  408. {0x00000074, 0x3e0003ff, "srli\t\t%20-24r, %15-19r, %10-14d"},
  409. {0x00000075, 0x3e0003ff, "srli.c\t\t%20-24r, %15-19r, %10-14d"},
  410. {0x00000076, 0x3e0003ff, "srai\t\t%20-24r, %15-19r, %10-14d"},
  411. {0x00000077, 0x3e0003ff, "srai.c\t\t%20-24r, %15-19r, %10-14d"},
  412. {0x00005a00, 0x00007e00, "srli!\t\t%5-8r, %0-4d"},
  413. {0x0c00000b, 0x3e00001f, "stc1\t\tc%15-19r, [%20-24r, %5-14i]"},
  414. {0x0c000013, 0x3e00001f, "stc2\t\tc%15-19r, [%20-24r, %5-14i]"},
  415. {0x0c00001b, 0x3e00001f, "stc3\t\tc%15-19r, [%20-24r, %5-14i]"},
  416. {0x00000014, 0x3e0003ff, "sub\t\t%20-24r, %15-19r, %10-14r"},
  417. {0x00000015, 0x3e0003ff, "sub.c\t\t%20-24r, %15-19r, %10-14r"},
  418. {0x00000016, 0x3e0003ff, "subc\t\t%20-24r, %15-19r, %10-14r"},
  419. {0x00000017, 0x3e0003ff, "subc.c\t\t%20-24r, %15-19r, %10-14r"},
  420. {0x00004900, 0x00007f00, "sub!\t\t%4-7r, %0-3r"},
  421. {0x28000000, 0x3e000000, "sw\t\t%20-24r, [%15-19r, %0-14i]"},
  422. {0x06000004, 0x3e000007, "sw\t\t%20-24r, [%15-19r, %3-14i]+"},
  423. {0x0e000004, 0x3e000007, "sw\t\t%20-24r, [%15-19r]+, %3-14i"},
  424. {0x00002000, 0x00007000, "sw!\t\t%8-11r, [%5-7r,%0-4d2]"},
  425. {0x000000000003LL, 0x1c000000001fLL, "sw48\t\t%37-41r, [0x%7-36w]"},
  426. {0x00000002, 0x3e0003ff, "syscall\t\t%10-24d"},
  427. {0x00000054, 0x3e007fff, "tcs"},
  428. {0x00000454, 0x3e007fff, "tcc"},
  429. {0x00003854, 0x3e007fff, "tcnz"},
  430. {0x00001054, 0x3e007fff, "teq"},
  431. {0x00000854, 0x3e007fff, "tgtu"},
  432. {0x00001854, 0x3e007fff, "tgt"},
  433. {0x00002054, 0x3e007fff, "tge"},
  434. {0x00000c54, 0x3e007fff, "tleu"},
  435. {0x00001c54, 0x3e007fff, "tle"},
  436. {0x00002454, 0x3e007fff, "tlt"},
  437. {0x0c000004, 0x3e0003ff, "stlb"},
  438. {0x0c000024, 0x3e0003ff, "mftlb"},
  439. {0x0c000044, 0x3e0003ff, "mtptlb"},
  440. {0x0c000064, 0x3e0003ff, "mtrtlb"},
  441. {0x00002854, 0x3e007fff, "tmi"},
  442. {0x00001454, 0x3e007fff, "tne"},
  443. {0x00002c54, 0x3e007fff, "tpl"},
  444. {0x00000004, 0x3e007fff, "trapcs\t\t%15-19d"},
  445. {0x00000404, 0x3e007fff, "trapcc\t\t%15-19d"},
  446. {0x00000804, 0x3e007fff, "trapgtu\t\t%15-19d"},
  447. {0x00000c04, 0x3e007fff, "trapleu\t\t%15-19d"},
  448. {0x00001004, 0x3e007fff, "trapeq\t\t%15-19d"},
  449. {0x00001404, 0x3e007fff, "trapne\t\t%15-19d"},
  450. {0x00001804, 0x3e007fff, "trapgt\t\t%15-19d"},
  451. {0x00001c04, 0x3e007fff, "traple\t\t%15-19d"},
  452. {0x00002004, 0x3e007fff, "trapge\t\t%15-19d"},
  453. {0x00002404, 0x3e007fff, "traplt\t\t%15-19d"},
  454. {0x00002804, 0x3e007fff, "trapmi\t\t%15-19d"},
  455. {0x00002c04, 0x3e007fff, "trappl\t\t%15-19d"},
  456. {0x00003004, 0x3e007fff, "trapvs\t\t%15-19d"},
  457. {0x00003404, 0x3e007fff, "trapvc\t\t%15-19d"},
  458. {0x00003c04, 0x3e007fff, "trap\t\t%15-19d"},
  459. {0x00003c54, 0x3e007fff, "tset"},
  460. {0x00003054, 0x3e007fff, "tvs"},
  461. {0x00003454, 0x3e007fff, "tvc"},
  462. {0x00000026, 0x3e0003ff, "xor\t\t%20-24r, %15-19r, %10-14r"},
  463. {0x00000027, 0x3e0003ff, "xor.c\t\t%20-24r, %15-19r, %10-14r"},
  464. {0,0,NULL}
  465. };
  466. #ifndef NUM_ELEM
  467. #define NUM_ELEM(a) (sizeof (a) / sizeof (a)[0])
  468. #endif
  469. typedef struct
  470. {
  471. const char *name;
  472. const char *description;
  473. const char *reg_names[32];
  474. } score_regname;
  475. static score_regname regnames[] =
  476. {
  477. {"gcc", "Select register names used by GCC",
  478. {"r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7", "r8", "r9", "r10",
  479. "r11", "r12", "r13", "r14", "r15", "r16", "r17", "r18", "r19", "r20",
  480. "r21", "r22", "r23", "r24", "r25", "r26", "r27", "gp", "r29", "r30", "r31"}},
  481. };
  482. static unsigned int regname_selected = 0;
  483. #define NUM_SCORE_REGNAMES NUM_ELEM (regnames)
  484. #define score_regnames regnames[regname_selected].reg_names
  485. /* Print one instruction from PC on INFO->STREAM.
  486. Return the size of the instruction. */
  487. static int
  488. print_insn_score48 (struct disassemble_info *info, bfd_vma given)
  489. {
  490. struct score_opcode *insn;
  491. void *stream = info->stream;
  492. fprintf_ftype func = info->fprintf_func;
  493. for (insn = score_opcodes; insn->assembler; insn++)
  494. {
  495. /* Using insn->mask &0xff00000000 to distinguish 48/32 bit. */
  496. if ((insn->mask & 0xff0000000000LL) != 0
  497. && (given & insn->mask) == insn->value)
  498. {
  499. info->bytes_per_chunk = 2;
  500. info->bytes_per_line =6;
  501. char *c;
  502. for (c = insn->assembler; *c; c++)
  503. {
  504. if (*c == '%')
  505. {
  506. switch (*++c)
  507. {
  508. case '0':
  509. case '1':
  510. case '2':
  511. case '3':
  512. case '4':
  513. case '5':
  514. case '6':
  515. case '7':
  516. case '8':
  517. case '9':
  518. {
  519. int bitstart = *c++ - '0';
  520. int bitend = 0;
  521. while (*c >= '0' && *c <= '9')
  522. bitstart = (bitstart * 10) + *c++ - '0';
  523. switch (*c)
  524. {
  525. case '-':
  526. c++;
  527. while (*c >= '0' && *c <= '9')
  528. bitend = (bitend * 10) + *c++ - '0';
  529. if (!bitend)
  530. abort ();
  531. switch (*c)
  532. {
  533. case 'r':
  534. {
  535. unsigned long reg;
  536. reg = given >> bitstart;
  537. reg &= (2u << (bitend - bitstart)) - 1;
  538. func (stream, "%s", score_regnames[reg]);
  539. }
  540. break;
  541. case 'd':
  542. {
  543. unsigned long reg;
  544. reg = given >> bitstart;
  545. reg &= (2u << (bitend - bitstart)) - 1;
  546. func (stream, "%ld", reg);
  547. }
  548. break;
  549. case 'i':
  550. {
  551. long reg;
  552. reg = given >> bitstart;
  553. reg &= (2u << (bitend - bitstart)) - 1;
  554. reg = ((reg ^ (1u << (bitend - bitstart)))
  555. - (1u << (bitend - bitstart)));
  556. /* Fix bug: s3_testsuite 64-bit.
  557. Remove high 32 bits. */
  558. reg = (int) reg;
  559. if (((given & insn->mask) == 0x0c00000a) /* ldc1 */
  560. || ((given & insn->mask) == 0x0c000012) /* ldc2 */
  561. || ((given & insn->mask) == 0x0c00001c) /* ldc3 */
  562. || ((given & insn->mask) == 0x0c00000b) /* stc1 */
  563. || ((given & insn->mask) == 0x0c000013) /* stc2 */
  564. || ((given & insn->mask) == 0x0c00001b)) /* stc3 */
  565. reg *= 4;
  566. func (stream, "%ld", reg);
  567. }
  568. break;
  569. case 'x':
  570. {
  571. unsigned long reg;
  572. reg = given >> bitstart;
  573. reg &= (2u << (bitend - bitstart)) - 1;
  574. func (stream, "%lx", reg);
  575. }
  576. break;
  577. case 'w':
  578. {
  579. unsigned long reg;
  580. reg = given >> bitstart;
  581. reg &= (2u << (bitend - bitstart)) - 1;
  582. reg <<= 2;
  583. func (stream, "%lx", reg);
  584. }
  585. break;
  586. default:
  587. abort ();
  588. }
  589. break;
  590. case '`':
  591. c++;
  592. if ((given & (1u << bitstart)) == 0)
  593. func (stream, "%c", *c);
  594. break;
  595. case '\'':
  596. c++;
  597. if ((given & (1u << bitstart)) != 0)
  598. func (stream, "%c", *c);
  599. break;
  600. default:
  601. abort ();
  602. }
  603. break;
  604. }
  605. default:
  606. abort ();
  607. }
  608. }
  609. else
  610. func (stream, "%c", *c);
  611. }
  612. return 6;
  613. }
  614. }
  615. #if (SCORE_SIMULATOR_ACTIVE)
  616. func (stream, _("<illegal instruction>"));
  617. return 6;
  618. #endif
  619. abort ();
  620. }
  621. /* Print one instruction from PC on INFO->STREAM.
  622. Return the size of the instruction. */
  623. static int
  624. print_insn_score32 (bfd_vma pc, struct disassemble_info *info, long given)
  625. {
  626. struct score_opcode *insn;
  627. void *stream = info->stream;
  628. int rb_equal_zero = 1;
  629. fprintf_ftype func = info->fprintf_func;
  630. for (insn = score_opcodes; insn->assembler; insn++)
  631. {
  632. if ((insn->mask & 0xff0000000000LL) == 0
  633. && (insn->mask & 0xffff0000) != 0
  634. && (given & insn->mask) == insn->value)
  635. {
  636. /* check for bcmpeq / bcmpeqz / bcmpne / bcmpnez
  637. given & 0x7c00 is to test if rb is zero,
  638. rb_equal_zero = 1 : index to bcmpeqz
  639. rb_equal_zero = 0 , index to bcmpeq
  640. only for branch compare (insn->mask == 0x3e00007e). */
  641. if ((given & 0x7c00) != 0
  642. && rb_equal_zero
  643. && insn->mask == 0x3e00007e
  644. && (insn->value == 0x0000004c || insn->value == 0x0000004e))
  645. {
  646. rb_equal_zero =0;
  647. continue;
  648. }
  649. char *c;
  650. for (c = insn->assembler; *c; c++)
  651. {
  652. if (*c == '%')
  653. {
  654. switch (*++c)
  655. {
  656. case 'j':
  657. {
  658. int target;
  659. if (info->flags & INSN_HAS_RELOC)
  660. pc = 0;
  661. target = (pc & 0xfe000000) | (given & 0x01fffffe);
  662. (*info->print_address_func) (target, info);
  663. }
  664. break;
  665. case 'b':
  666. {
  667. /* Sign-extend a 20-bit number. */
  668. #define SEXT20(x) ((((x) & 0xfffff) ^ (~ 0x7ffff)) + 0x80000)
  669. int disp = (((given & 0x01ff8000) >> 5)
  670. | (given & 0x3fe));
  671. int target = (pc + SEXT20 (disp));
  672. (*info->print_address_func) (target, info);
  673. }
  674. break;
  675. case 'z':
  676. {
  677. #define SEXT10(x) ((((x) & 0x3ff) ^ (~ 0x1ff)) + 0x200)
  678. if ((given & 0x7c00 ) == 0)
  679. {
  680. /* Sign-extend a 20-bit number. */
  681. /* disp : [24 -20] , [9-7 ] , [0] */
  682. int disp = ((given & 1) << 1
  683. | ((given >> 7) & 7) << 2
  684. | ((given >> 20) & 0x1f) <<5);
  685. int target = (pc + SEXT10 (disp));
  686. (*info->print_address_func) (target, info);
  687. }
  688. else
  689. {
  690. unsigned long reg;
  691. int bitstart = 10;
  692. int bitend = 14;
  693. reg = given >> bitstart;
  694. reg &= (2u << (bitend - bitstart)) - 1;
  695. /* Sign-extend a 20-bit number. */
  696. int disp = ((given & 1) << 1
  697. | ((given >> 7) & 7) << 2
  698. | ((given >> 20) & 0x1f) <<5);
  699. int target = (pc + SEXT10 (disp));
  700. func (stream, "%s ,", score_regnames[reg] );
  701. (*info->print_address_func) (target, info);
  702. }
  703. }
  704. break;
  705. case 'm':
  706. {
  707. /* disp : [24 -20] , [9-7 ] , [0] */
  708. int disp = ((given & 1) << 2
  709. | ((given >> 7) & 7) << 3
  710. | ((given >> 20) & 0x1f) << 6);
  711. (*info->print_address_func) (disp, info);
  712. }
  713. break;
  714. case '0':
  715. case '1':
  716. case '2':
  717. case '3':
  718. case '4':
  719. case '5':
  720. case '6':
  721. case '7':
  722. case '8':
  723. case '9':
  724. {
  725. int bitstart = *c++ - '0';
  726. int bitend = 0;
  727. while (*c >= '0' && *c <= '9')
  728. bitstart = (bitstart * 10) + *c++ - '0';
  729. switch (*c)
  730. {
  731. case '-':
  732. c++;
  733. while (*c >= '0' && *c <= '9')
  734. bitend = (bitend * 10) + *c++ - '0';
  735. if (!bitend)
  736. abort ();
  737. switch (*c)
  738. {
  739. case 'r':
  740. {
  741. unsigned long reg;
  742. reg = given >> bitstart;
  743. reg &= (2u << (bitend - bitstart)) - 1;
  744. func (stream, "%s", score_regnames[reg]);
  745. }
  746. break;
  747. case 'd':
  748. {
  749. unsigned long reg;
  750. reg = given >> bitstart;
  751. reg &= (2u << (bitend - bitstart)) - 1;
  752. func (stream, "%ld", reg);
  753. }
  754. break;
  755. case 'i':
  756. {
  757. long reg;
  758. reg = given >> bitstart;
  759. reg &= (2u << (bitend - bitstart)) - 1;
  760. reg = ((reg ^ (1u << (bitend - bitstart)))
  761. - (1u << (bitend - bitstart)));
  762. if (((given & insn->mask) == 0x0c00000a) /* ldc1 */
  763. || ((given & insn->mask) == 0x0c000012) /* ldc2 */
  764. || ((given & insn->mask) == 0x0c00001c) /* ldc3 */
  765. || ((given & insn->mask) == 0x0c00000b) /* stc1 */
  766. || ((given & insn->mask) == 0x0c000013) /* stc2 */
  767. || ((given & insn->mask) == 0x0c00001b)) /* stc3 */
  768. reg *= 4;
  769. func (stream, "%ld", reg);
  770. }
  771. break;
  772. case 'x':
  773. {
  774. unsigned long reg;
  775. reg = given >> bitstart;
  776. reg &= (2u << (bitend - bitstart)) - 1;
  777. func (stream, "%lx", reg);
  778. }
  779. break;
  780. default:
  781. abort ();
  782. }
  783. break;
  784. case '`':
  785. c++;
  786. if ((given & (1u << bitstart)) == 0)
  787. func (stream, "%c", *c);
  788. break;
  789. case '\'':
  790. c++;
  791. if ((given & (1u << bitstart)) != 0)
  792. func (stream, "%c", *c);
  793. break;
  794. default:
  795. abort ();
  796. }
  797. break;
  798. }
  799. default:
  800. abort ();
  801. }
  802. }
  803. else
  804. func (stream, "%c", *c);
  805. }
  806. return 4;
  807. }
  808. }
  809. #if (SCORE_SIMULATOR_ACTIVE)
  810. func (stream, _("<illegal instruction>"));
  811. return 4;
  812. #endif
  813. abort ();
  814. }
  815. /* Print one instruction from PC on INFO->STREAM.
  816. Return the size of the instruction. */
  817. static int
  818. print_insn_score16 (bfd_vma pc, struct disassemble_info *info, long given)
  819. {
  820. struct score_opcode *insn;
  821. void *stream = info->stream;
  822. fprintf_ftype func = info->fprintf_func;
  823. given &= 0xffff;
  824. for (insn = score_opcodes; insn->assembler; insn++)
  825. {
  826. if ((insn->mask & 0xff0000000000LL) == 0
  827. && !(insn->mask & 0xffff0000)
  828. && (given & insn->mask) == insn->value)
  829. {
  830. char *c = insn->assembler;
  831. info->bytes_per_chunk = 2;
  832. info->bytes_per_line = 4;
  833. given &= 0xffff;
  834. for (; *c; c++)
  835. {
  836. if (*c == '%')
  837. {
  838. switch (*++c)
  839. {
  840. case 'j':
  841. {
  842. int target;
  843. if (info->flags & INSN_HAS_RELOC)
  844. pc = 0;
  845. target = (pc & 0xfffff000) | (given & 0x00000ffe);
  846. (*info->print_address_func) (target, info);
  847. }
  848. break;
  849. case 'b':
  850. {
  851. /* Sign-extend a 9-bit number. */
  852. #define SEXT10(x) ((((x) & 0x3ff) ^ (~ 0x1ff)) + 0x200)
  853. int disp = (given & 0x1ff) << 1;
  854. int target = (pc + SEXT10 (disp));
  855. (*info->print_address_func) (target, info);
  856. }
  857. break;
  858. case '0':
  859. case '1':
  860. case '2':
  861. case '3':
  862. case '4':
  863. case '5':
  864. case '6':
  865. case '7':
  866. case '8':
  867. case '9':
  868. {
  869. int bitstart = *c++ - '0';
  870. int bitend = 0;
  871. while (*c >= '0' && *c <= '9')
  872. bitstart = (bitstart * 10) + *c++ - '0';
  873. switch (*c)
  874. {
  875. case '-':
  876. {
  877. long reg;
  878. c++;
  879. while (*c >= '0' && *c <= '9')
  880. bitend = (bitend * 10) + *c++ - '0';
  881. if (!bitend)
  882. abort ();
  883. reg = given >> bitstart;
  884. reg &= (2u << (bitend - bitstart)) - 1;
  885. switch (*c)
  886. {
  887. case 'R':
  888. func (stream, "%s", score_regnames[reg + 16]);
  889. break;
  890. case 'r':
  891. func (stream, "%s", score_regnames[reg]);
  892. break;
  893. case 'd':
  894. /* Check rpush rd, 0 and rpop! rd, 0.
  895. If 0, then print 32. */
  896. if (((given & 0x00007c00) == 0x00006c00
  897. || (given & 0x00007c00) == 0x00006800)
  898. && reg == 0)
  899. reg = 32;
  900. if (*(c + 1) == '\0')
  901. func (stream, "%ld", reg);
  902. else
  903. {
  904. c++;
  905. if (*c == '1')
  906. func (stream, "%ld", reg << 1);
  907. else if (*c == '2')
  908. func (stream, "%ld", reg << 2);
  909. }
  910. break;
  911. case 'x':
  912. if (*(c + 1) == '\0')
  913. func (stream, "%lx", reg);
  914. else
  915. {
  916. c++;
  917. if (*c == '1')
  918. func (stream, "%lx", reg << 1);
  919. else if (*c == '2')
  920. func (stream, "%lx", reg << 2);
  921. }
  922. break;
  923. case 'i':
  924. reg = (reg ^ (1u << bitend)) - (1u << bitend);
  925. func (stream, "%ld", reg);
  926. break;
  927. default:
  928. abort ();
  929. }
  930. }
  931. break;
  932. case '\'':
  933. c++;
  934. if ((given & (1u << bitstart)) != 0)
  935. func (stream, "%c", *c);
  936. break;
  937. default:
  938. abort ();
  939. }
  940. }
  941. break;
  942. default:
  943. abort ();
  944. }
  945. }
  946. else
  947. func (stream, "%c", *c);
  948. }
  949. return 2;
  950. }
  951. }
  952. #if (SCORE_SIMULATOR_ACTIVE)
  953. func (stream, _("<illegal instruction>"));
  954. return 2;
  955. #endif
  956. /* No match. */
  957. abort ();
  958. }
  959. /* NOTE: There are no checks in these routines that
  960. the relevant number of data bytes exist. */
  961. static int
  962. s3_print_insn (bfd_vma pc, struct disassemble_info *info, bool little)
  963. {
  964. unsigned char b[6];
  965. bfd_vma given, given_h, given_l, given_16, given_32, given_48;
  966. bfd_vma ridparity;
  967. int status;
  968. void *stream = info->stream;
  969. fprintf_ftype func = info->fprintf_func;
  970. info->display_endian = little ? BFD_ENDIAN_LITTLE : BFD_ENDIAN_BIG;
  971. info->bytes_per_chunk = 2;
  972. status = info->read_memory_func (pc, (bfd_byte *) &b[0], 4, info);
  973. if (status != 0)
  974. {
  975. info->bytes_per_chunk = 2;
  976. status = info->read_memory_func (pc, (bfd_byte *) b, 2, info);
  977. b[3] = b[2] = 0;
  978. if (status != 0)
  979. {
  980. info->memory_error_func (status, pc, info);
  981. return -1;
  982. }
  983. }
  984. if (little)
  985. given = b[0] | (b[1] << 8);
  986. else
  987. given = (b[0] << 8) | b[1];
  988. /* Set given_16. */
  989. given_16 = given;
  990. /* Judge if now is insn_16_p. */
  991. if ((given & 0x8000)==0)
  992. return print_insn_score16 (pc, info, given);
  993. else
  994. {
  995. if (little)
  996. given = ((bfd_vma) b[2] | (bfd_vma) b[3] << 8
  997. | (bfd_vma) b[0] << 16 | (bfd_vma) b[1] << 24);
  998. else
  999. given = ((bfd_vma) b[0] << 24 | (bfd_vma) b[1] << 16
  1000. | (bfd_vma) b[2] << 8 | (bfd_vma) b[3]);
  1001. /* Set given_32. */
  1002. given_32 = given;
  1003. /* Judge if now is insn_32. */
  1004. if ((given & 0x80008000) == 0x80000000)
  1005. {
  1006. /* Get rid of parity. */
  1007. ridparity = (given & 0x7FFF);
  1008. ridparity |= (given & 0x7FFF0000) >> 1;
  1009. given = ridparity;
  1010. return print_insn_score32 (pc, info, given);
  1011. }
  1012. }
  1013. /* The insn is 48 bit. */
  1014. status = info->read_memory_func (pc, (bfd_byte *) &b[0], 6, info);
  1015. if (status != 0)
  1016. {
  1017. info->memory_error_func (status, pc, info);
  1018. return -1;
  1019. }
  1020. if (little)
  1021. given = ((bfd_vma) b[4] | (bfd_vma) b[5] << 8
  1022. | (bfd_vma) b[2] << 16 | (bfd_vma) b[3] << 24
  1023. | (bfd_vma) b[0] << 32 | (bfd_vma) b[1] << 40);
  1024. else
  1025. {
  1026. given_l = ((bfd_vma) b[5] | (bfd_vma) b[4] << 8
  1027. | (bfd_vma) b[3] << 16 | (bfd_vma) b[2] << 24);
  1028. given_h = (bfd_vma) b[1] | (bfd_vma) b[0] << 8;
  1029. given = (bfd_vma) given_h << 32 | (bfd_vma) given_l ;
  1030. }
  1031. /* Set given_48. */
  1032. given_48 = given;
  1033. if ((given & 0x800080008000LL) == 0x800080000000LL)
  1034. {
  1035. /* Get rid of parity. */
  1036. ridparity = (given & 0x7FFF);
  1037. ridparity |= (given & 0x7FFF0000) >> 1;
  1038. ridparity |= (given & 0x7FFF00000000LL) >> 2;
  1039. given = ridparity;
  1040. status = print_insn_score48 (info, given);
  1041. return status;
  1042. }
  1043. /* Check 0x800080008000, 0x80008000, 0x8000. */
  1044. if ((given_48 & 0x800080008000LL) != 0x800080000000LL)
  1045. {
  1046. #if (SCORE_SIMULATOR_ACTIVE)
  1047. func (stream, _("<illegal instruction>"));
  1048. return 6;
  1049. #endif
  1050. }
  1051. if ((given_32 & 0xffff00000000LL) == 0
  1052. && ((given_32 & 0x80008000) != 0x80000000))
  1053. {
  1054. #if (SCORE_SIMULATOR_ACTIVE)
  1055. func (stream, _("<illegal instruction>"));
  1056. return 4;
  1057. #endif
  1058. }
  1059. if (((given_16 & 0xffffffff0000LL) == 0) && ((given_16 & 0x8000) != 0))
  1060. {
  1061. #if (SCORE_SIMULATOR_ACTIVE)
  1062. func (stream, _("<illegal instruction>"));
  1063. return 2;
  1064. #endif
  1065. }
  1066. else
  1067. return 0;
  1068. }
  1069. static unsigned long
  1070. score_get_arch (disassemble_info *info)
  1071. {
  1072. if (info->arch == bfd_arch_score)
  1073. return info->mach;
  1074. else
  1075. return 0;
  1076. }
  1077. int
  1078. print_insn_big_score (bfd_vma pc, struct disassemble_info *info)
  1079. {
  1080. if (score_get_arch (info) == bfd_mach_score3)
  1081. return s3_print_insn (pc, info, false);
  1082. else
  1083. return s7_print_insn (pc, info, false);
  1084. }
  1085. int
  1086. print_insn_little_score (bfd_vma pc, struct disassemble_info *info)
  1087. {
  1088. if (score_get_arch (info) == bfd_mach_score3)
  1089. return s3_print_insn (pc, info, true);
  1090. else
  1091. return s7_print_insn (pc, info, true);
  1092. }
  1093. #else /* not BFD64 */
  1094. int
  1095. print_insn_big_score (bfd_vma pc ATTRIBUTE_UNUSED,
  1096. struct disassemble_info *info ATTRIBUTE_UNUSED)
  1097. {
  1098. abort ();
  1099. }
  1100. int
  1101. print_insn_little_score (bfd_vma pc ATTRIBUTE_UNUSED,
  1102. struct disassemble_info *info ATTRIBUTE_UNUSED)
  1103. {
  1104. abort ();
  1105. }
  1106. #endif