dv-bfin_uart.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453
  1. /* Blackfin Universal Asynchronous Receiver/Transmitter (UART) model.
  2. For "old style" UARTs on BF53x/etc... parts.
  3. Copyright (C) 2010-2022 Free Software Foundation, Inc.
  4. Contributed by Analog Devices, Inc.
  5. This file is part of simulators.
  6. This program is free software; you can redistribute it and/or modify
  7. it under the terms of the GNU General Public License as published by
  8. the Free Software Foundation; either version 3 of the License, or
  9. (at your option) any later version.
  10. This program is distributed in the hope that it will be useful,
  11. but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. GNU General Public License for more details.
  14. You should have received a copy of the GNU General Public License
  15. along with this program. If not, see <http://www.gnu.org/licenses/>. */
  16. /* This must come before any other includes. */
  17. #include "defs.h"
  18. #include "sim-main.h"
  19. #include "dv-sockser.h"
  20. #include "devices.h"
  21. #include "dv-bfin_uart.h"
  22. /* XXX: Should we bother emulating the TX/RX FIFOs ? */
  23. /* Internal state needs to be the same as bfin_uart2. */
  24. struct bfin_uart
  25. {
  26. /* This top portion matches common dv_bfin struct. */
  27. bu32 base;
  28. struct hw *dma_master;
  29. bool acked;
  30. struct hw_event *handler;
  31. char saved_byte;
  32. int saved_count;
  33. /* This is aliased to DLH. */
  34. bu16 ier;
  35. /* These are aliased to DLL. */
  36. bu16 thr, rbr;
  37. /* Order after here is important -- matches hardware MMR layout. */
  38. bu16 BFIN_MMR_16(dll);
  39. bu16 BFIN_MMR_16(dlh);
  40. bu16 BFIN_MMR_16(iir);
  41. bu16 BFIN_MMR_16(lcr);
  42. bu16 BFIN_MMR_16(mcr);
  43. bu16 BFIN_MMR_16(lsr);
  44. bu16 BFIN_MMR_16(msr);
  45. bu16 BFIN_MMR_16(scr);
  46. bu16 _pad0[2];
  47. bu16 BFIN_MMR_16(gctl);
  48. };
  49. #define mmr_base() offsetof(struct bfin_uart, dll)
  50. #define mmr_offset(mmr) (offsetof(struct bfin_uart, mmr) - mmr_base())
  51. static const char * const mmr_names[] =
  52. {
  53. "UART_RBR/UART_THR", "UART_IER", "UART_IIR", "UART_LCR", "UART_MCR",
  54. "UART_LSR", "UART_MSR", "UART_SCR", "<INV>", "UART_GCTL",
  55. };
  56. static const char *mmr_name (struct bfin_uart *uart, bu32 idx)
  57. {
  58. if (uart->lcr & DLAB)
  59. if (idx < 2)
  60. return idx == 0 ? "UART_DLL" : "UART_DLH";
  61. return mmr_names[idx];
  62. }
  63. #define mmr_name(off) mmr_name (uart, (off) / 4)
  64. static void
  65. bfin_uart_poll (struct hw *me, void *data)
  66. {
  67. struct bfin_uart *uart = data;
  68. bu16 lsr;
  69. uart->handler = NULL;
  70. lsr = bfin_uart_get_status (me);
  71. if (lsr & DR)
  72. hw_port_event (me, DV_PORT_RX, 1);
  73. bfin_uart_reschedule (me);
  74. }
  75. void
  76. bfin_uart_reschedule (struct hw *me)
  77. {
  78. struct bfin_uart *uart = hw_data (me);
  79. if (uart->ier & ERBFI)
  80. {
  81. if (!uart->handler)
  82. uart->handler = hw_event_queue_schedule (me, 10000,
  83. bfin_uart_poll, uart);
  84. }
  85. else
  86. {
  87. if (uart->handler)
  88. {
  89. hw_event_queue_deschedule (me, uart->handler);
  90. uart->handler = NULL;
  91. }
  92. }
  93. }
  94. bu16
  95. bfin_uart_write_byte (struct hw *me, bu16 thr, bu16 mcr)
  96. {
  97. struct bfin_uart *uart = hw_data (me);
  98. unsigned char ch = thr;
  99. if (mcr & LOOP_ENA)
  100. {
  101. /* XXX: This probably doesn't work exactly right with
  102. external FIFOs ... */
  103. uart->saved_byte = thr;
  104. uart->saved_count = 1;
  105. }
  106. bfin_uart_write_buffer (me, &ch, 1);
  107. return thr;
  108. }
  109. static unsigned
  110. bfin_uart_io_write_buffer (struct hw *me, const void *source,
  111. int space, address_word addr, unsigned nr_bytes)
  112. {
  113. struct bfin_uart *uart = hw_data (me);
  114. bu32 mmr_off;
  115. bu32 value;
  116. bu16 *valuep;
  117. /* Invalid access mode is higher priority than missing register. */
  118. if (!dv_bfin_mmr_require_16 (me, addr, nr_bytes, true))
  119. return 0;
  120. value = dv_load_2 (source);
  121. mmr_off = addr - uart->base;
  122. valuep = (void *)((uintptr_t)uart + mmr_base() + mmr_off);
  123. HW_TRACE_WRITE ();
  124. /* XXX: All MMRs are "8bit" ... what happens to high 8bits ? */
  125. switch (mmr_off)
  126. {
  127. case mmr_offset(dll):
  128. if (uart->lcr & DLAB)
  129. uart->dll = value;
  130. else
  131. {
  132. uart->thr = bfin_uart_write_byte (me, value, uart->mcr);
  133. if (uart->ier & ETBEI)
  134. hw_port_event (me, DV_PORT_TX, 1);
  135. }
  136. break;
  137. case mmr_offset(dlh):
  138. if (uart->lcr & DLAB)
  139. uart->dlh = value;
  140. else
  141. {
  142. uart->ier = value;
  143. bfin_uart_reschedule (me);
  144. }
  145. break;
  146. case mmr_offset(iir):
  147. case mmr_offset(lsr):
  148. /* XXX: Writes are ignored ? */
  149. break;
  150. case mmr_offset(lcr):
  151. case mmr_offset(mcr):
  152. case mmr_offset(scr):
  153. case mmr_offset(gctl):
  154. *valuep = value;
  155. break;
  156. default:
  157. dv_bfin_mmr_invalid (me, addr, nr_bytes, true);
  158. return 0;
  159. }
  160. return nr_bytes;
  161. }
  162. /* Switch between socket and stdin on the fly. */
  163. bu16
  164. bfin_uart_get_next_byte (struct hw *me, bu16 rbr, bu16 mcr, bool *fresh)
  165. {
  166. SIM_DESC sd = hw_system (me);
  167. struct bfin_uart *uart = hw_data (me);
  168. int status = dv_sockser_status (sd);
  169. bool _fresh;
  170. /* NB: The "uart" here may only use interal state. */
  171. if (!fresh)
  172. fresh = &_fresh;
  173. *fresh = false;
  174. if (uart->saved_count > 0)
  175. {
  176. *fresh = true;
  177. rbr = uart->saved_byte;
  178. --uart->saved_count;
  179. }
  180. else if (mcr & LOOP_ENA)
  181. {
  182. /* RX is disconnected, so only return local data. */
  183. }
  184. else if (status & DV_SOCKSER_DISCONNECTED)
  185. {
  186. char byte;
  187. int ret = sim_io_poll_read (sd, 0/*STDIN*/, &byte, 1);
  188. if (ret > 0)
  189. {
  190. *fresh = true;
  191. rbr = byte;
  192. }
  193. }
  194. else
  195. rbr = dv_sockser_read (sd);
  196. return rbr;
  197. }
  198. bu16
  199. bfin_uart_get_status (struct hw *me)
  200. {
  201. SIM_DESC sd = hw_system (me);
  202. struct bfin_uart *uart = hw_data (me);
  203. int status = dv_sockser_status (sd);
  204. bu16 lsr = 0;
  205. if (status & DV_SOCKSER_DISCONNECTED)
  206. {
  207. if (uart->saved_count <= 0)
  208. uart->saved_count = sim_io_poll_read (sd, 0/*STDIN*/,
  209. &uart->saved_byte, 1);
  210. lsr |= TEMT | THRE | (uart->saved_count > 0 ? DR : 0);
  211. }
  212. else
  213. lsr |= (status & DV_SOCKSER_INPUT_EMPTY ? 0 : DR) |
  214. (status & DV_SOCKSER_OUTPUT_EMPTY ? TEMT | THRE : 0);
  215. return lsr;
  216. }
  217. static unsigned
  218. bfin_uart_io_read_buffer (struct hw *me, void *dest,
  219. int space, address_word addr, unsigned nr_bytes)
  220. {
  221. struct bfin_uart *uart = hw_data (me);
  222. bu32 mmr_off;
  223. bu16 *valuep;
  224. /* Invalid access mode is higher priority than missing register. */
  225. if (!dv_bfin_mmr_require_16 (me, addr, nr_bytes, false))
  226. return 0;
  227. mmr_off = addr - uart->base;
  228. valuep = (void *)((uintptr_t)uart + mmr_base() + mmr_off);
  229. HW_TRACE_READ ();
  230. switch (mmr_off)
  231. {
  232. case mmr_offset(dll):
  233. if (uart->lcr & DLAB)
  234. dv_store_2 (dest, uart->dll);
  235. else
  236. {
  237. uart->rbr = bfin_uart_get_next_byte (me, uart->rbr, uart->mcr, NULL);
  238. dv_store_2 (dest, uart->rbr);
  239. }
  240. break;
  241. case mmr_offset(dlh):
  242. if (uart->lcr & DLAB)
  243. dv_store_2 (dest, uart->dlh);
  244. else
  245. dv_store_2 (dest, uart->ier);
  246. break;
  247. case mmr_offset(lsr):
  248. /* XXX: Reads are destructive on most parts, but not all ... */
  249. uart->lsr |= bfin_uart_get_status (me);
  250. dv_store_2 (dest, *valuep);
  251. uart->lsr = 0;
  252. break;
  253. case mmr_offset(iir):
  254. /* XXX: Reads are destructive ... */
  255. case mmr_offset(lcr):
  256. case mmr_offset(mcr):
  257. case mmr_offset(scr):
  258. case mmr_offset(gctl):
  259. dv_store_2 (dest, *valuep);
  260. break;
  261. default:
  262. dv_bfin_mmr_invalid (me, addr, nr_bytes, false);
  263. return 0;
  264. }
  265. return nr_bytes;
  266. }
  267. unsigned
  268. bfin_uart_read_buffer (struct hw *me, unsigned char *buffer, unsigned nr_bytes)
  269. {
  270. SIM_DESC sd = hw_system (me);
  271. struct bfin_uart *uart = hw_data (me);
  272. int status = dv_sockser_status (sd);
  273. unsigned i = 0;
  274. if (status & DV_SOCKSER_DISCONNECTED)
  275. {
  276. int ret;
  277. while (uart->saved_count > 0 && i < nr_bytes)
  278. {
  279. buffer[i++] = uart->saved_byte;
  280. --uart->saved_count;
  281. }
  282. ret = sim_io_poll_read (sd, 0/*STDIN*/, (char *) buffer, nr_bytes - i);
  283. if (ret > 0)
  284. i += ret;
  285. }
  286. else
  287. buffer[i++] = dv_sockser_read (sd);
  288. return i;
  289. }
  290. static unsigned
  291. bfin_uart_dma_read_buffer (struct hw *me, void *dest, int space,
  292. unsigned_word addr, unsigned nr_bytes)
  293. {
  294. HW_TRACE_DMA_READ ();
  295. return bfin_uart_read_buffer (me, dest, nr_bytes);
  296. }
  297. unsigned
  298. bfin_uart_write_buffer (struct hw *me, const unsigned char *buffer,
  299. unsigned nr_bytes)
  300. {
  301. SIM_DESC sd = hw_system (me);
  302. int status = dv_sockser_status (sd);
  303. if (status & DV_SOCKSER_DISCONNECTED)
  304. {
  305. sim_io_write_stdout (sd, (const char *) buffer, nr_bytes);
  306. sim_io_flush_stdout (sd);
  307. }
  308. else
  309. {
  310. /* Normalize errors to a value of 0. */
  311. int ret = dv_sockser_write_buffer (sd, buffer, nr_bytes);
  312. nr_bytes = CLAMP (ret, 0, nr_bytes);
  313. }
  314. return nr_bytes;
  315. }
  316. static unsigned
  317. bfin_uart_dma_write_buffer (struct hw *me, const void *source,
  318. int space, unsigned_word addr,
  319. unsigned nr_bytes,
  320. int violate_read_only_section)
  321. {
  322. struct bfin_uart *uart = hw_data (me);
  323. unsigned ret;
  324. HW_TRACE_DMA_WRITE ();
  325. ret = bfin_uart_write_buffer (me, source, nr_bytes);
  326. if (ret == nr_bytes && (uart->ier & ETBEI))
  327. hw_port_event (me, DV_PORT_TX, 1);
  328. return ret;
  329. }
  330. static const struct hw_port_descriptor bfin_uart_ports[] =
  331. {
  332. { "tx", DV_PORT_TX, 0, output_port, },
  333. { "rx", DV_PORT_RX, 0, output_port, },
  334. { "stat", DV_PORT_STAT, 0, output_port, },
  335. { NULL, 0, 0, 0, },
  336. };
  337. static void
  338. attach_bfin_uart_regs (struct hw *me, struct bfin_uart *uart)
  339. {
  340. address_word attach_address;
  341. int attach_space;
  342. unsigned attach_size;
  343. reg_property_spec reg;
  344. if (hw_find_property (me, "reg") == NULL)
  345. hw_abort (me, "Missing \"reg\" property");
  346. if (!hw_find_reg_array_property (me, "reg", 0, &reg))
  347. hw_abort (me, "\"reg\" property must contain three addr/size entries");
  348. hw_unit_address_to_attach_address (hw_parent (me),
  349. &reg.address,
  350. &attach_space, &attach_address, me);
  351. hw_unit_size_to_attach_size (hw_parent (me), &reg.size, &attach_size, me);
  352. if (attach_size != BFIN_MMR_UART_SIZE)
  353. hw_abort (me, "\"reg\" size must be %#x", BFIN_MMR_UART_SIZE);
  354. hw_attach_address (hw_parent (me),
  355. 0, attach_space, attach_address, attach_size, me);
  356. uart->base = attach_address;
  357. }
  358. static void
  359. bfin_uart_finish (struct hw *me)
  360. {
  361. struct bfin_uart *uart;
  362. uart = HW_ZALLOC (me, struct bfin_uart);
  363. set_hw_data (me, uart);
  364. set_hw_io_read_buffer (me, bfin_uart_io_read_buffer);
  365. set_hw_io_write_buffer (me, bfin_uart_io_write_buffer);
  366. set_hw_dma_read_buffer (me, bfin_uart_dma_read_buffer);
  367. set_hw_dma_write_buffer (me, bfin_uart_dma_write_buffer);
  368. set_hw_ports (me, bfin_uart_ports);
  369. attach_bfin_uart_regs (me, uart);
  370. /* Initialize the UART. */
  371. uart->dll = 0x0001;
  372. uart->iir = 0x0001;
  373. uart->lsr = 0x0060;
  374. }
  375. const struct hw_descriptor dv_bfin_uart_descriptor[] =
  376. {
  377. {"bfin_uart", bfin_uart_finish,},
  378. {NULL, NULL},
  379. };