c_dsp32mac_dr_a1_tu.s 3.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145
  1. //Original:/testcases/core/c_dsp32mac_dr_a1_tu/c_dsp32mac_dr_a1_tu.dsp
  2. // Spec Reference: dsp32mac dr_a1 tu (truncate signed fraction)
  3. # mach: bfin
  4. .include "testutils.inc"
  5. start
  6. A1 = A0 = 0;
  7. // The result accumulated in A1 , and stored to a reg half
  8. imm32 r0, 0xa3545abd;
  9. imm32 r1, 0xbdbcfec7;
  10. imm32 r2, 0xc1248679;
  11. imm32 r3, 0xd0069007;
  12. imm32 r4, 0xefbc4569;
  13. imm32 r5, 0xcd35500b;
  14. imm32 r6, 0xe00c800d;
  15. imm32 r7, 0xf78e900f;
  16. R0.H = ( A1 = R1.L * R0.L ), A0 = R1.L * R0.L (TFU);
  17. R1 = A1.w;
  18. R2.H = ( A1 -= R2.L * R3.H ), A0 = R2.H * R3.L (TFU);
  19. R3 = A1.w;
  20. R4.H = ( A1 += R4.H * R5.L ), A0 -= R4.H * R5.H (TFU);
  21. R5 = A1.w;
  22. R6.H = ( A1 += R6.H * R7.H ), A0 += R6.L * R7.H (TFU);
  23. R7 = A1.w;
  24. CHECKREG r0, 0x5A4E5ABD;
  25. CHECKREG r1, 0x5A4E0EEB;
  26. CHECKREG r2, 0x00008679;
  27. CHECKREG r3, 0x00000000;
  28. CHECKREG r4, 0x4AF54569;
  29. CHECKREG r5, 0x4AF50D14;
  30. CHECKREG r6, 0xFFFF800D;
  31. CHECKREG r7, 0x239CE7BC;
  32. // The result accumulated in A1, and stored to a reg half (MNOP)
  33. imm32 r0, 0x63548abd;
  34. imm32 r1, 0x7dbcfec7;
  35. imm32 r2, 0xC5885679;
  36. imm32 r3, 0xC5880000;
  37. imm32 r4, 0xcfbc4569;
  38. imm32 r5, 0xd235c00b;
  39. imm32 r6, 0xe00ca00d;
  40. imm32 r7, 0x678e700f;
  41. R0.H = ( A1 = R1.L * R0.L ) (TFU);
  42. R1 = A1.w;
  43. R2.H = ( A1 += R2.L * R3.H ) (TFU);
  44. R3 = A1.w;
  45. R4.H = ( A1 -= R4.H * R5.L ) (TFU);
  46. R5 = A1.w;
  47. R6.H = ( A1 = R6.H * R7.H ) (TFU);
  48. R7 = A1.w;
  49. CHECKREG r0, 0x8A138ABD;
  50. CHECKREG r1, 0x8A135EEB;
  51. CHECKREG r2, 0xCCCC5679;
  52. CHECKREG r3, 0xCCCC6C33;
  53. CHECKREG r4, 0x30F64569;
  54. CHECKREG r5, 0x30F67F1F;
  55. CHECKREG r6, 0x5AA1A00D;
  56. CHECKREG r7, 0x5AA11AA8;
  57. // The result accumulated in A1 , and stored to a reg half (MNOP)
  58. imm32 r0, 0x5354babd;
  59. imm32 r1, 0x6dbcdec7;
  60. imm32 r2, 0x7124e679;
  61. imm32 r3, 0x80067007;
  62. imm32 r4, 0x9fbc4569;
  63. imm32 r5, 0xa235900b;
  64. imm32 r6, 0xb00c300d;
  65. imm32 r7, 0xc78ea00f;
  66. R0.H = A1 , A0 -= R1.L * R0.L (TFU);
  67. R1 = A1.w;
  68. R2.H = A1 , A0 += R2.H * R3.L (TFU);
  69. R3 = A1.w;
  70. R4.H = A1 , A0 -= R4.H * R5.H (TFU);
  71. R5 = A1.w;
  72. R6.H = A1 , A0 = R6.L * R7.H (TFU);
  73. R7 = A1.w;
  74. CHECKREG r0, 0x5AA1BABD;
  75. CHECKREG r1, 0x5AA11AA8;
  76. CHECKREG r2, 0x5AA1E679;
  77. CHECKREG r3, 0x5AA11AA8;
  78. CHECKREG r4, 0x5AA14569;
  79. CHECKREG r5, 0x5AA11AA8;
  80. CHECKREG r6, 0x5AA1300D;
  81. CHECKREG r7, 0x5AA11AA8;
  82. // The result accumulated in A1 , and stored to a reg half
  83. imm32 r0, 0x33545abd;
  84. imm32 r1, 0x5dbcfec7;
  85. imm32 r2, 0x71245679;
  86. imm32 r3, 0x90060007;
  87. imm32 r4, 0xafbc4569;
  88. imm32 r5, 0xd235900b;
  89. imm32 r6, 0xc00ca00d;
  90. imm32 r7, 0x678ed00f;
  91. R0.H = ( A1 = R1.L * R0.L ) (M), A0 -= R1.L * R0.L (TFU);
  92. R1 = A1.w;
  93. R2.H = ( A1 += R2.L * R3.H ) (M), A0 -= R2.H * R3.L (TFU);
  94. R3 = A1.w;
  95. R4.H = ( A1 -= R4.H * R5.L ) (M), A0 += R4.H * R5.H (TFU);
  96. R5 = A1.w;
  97. R6.H = ( A1 += R6.H * R7.H ) (M), A0 += R6.L * R7.H (TFU);
  98. R7 = A1.w;
  99. CHECKREG r0, 0xFF915ABD;
  100. CHECKREG r1, 0xFF910EEB;
  101. CHECKREG r2, 0x30375679;
  102. CHECKREG r3, 0x303725C1;
  103. CHECKREG r4, 0x5D604569;
  104. CHECKREG r5, 0x5D60D8AD;
  105. CHECKREG r6, 0x4382A00D;
  106. CHECKREG r7, 0x43823355;
  107. // The result accumulated in A1 MM=0, and stored to a reg half (MNOP)
  108. imm32 r0, 0x92005ABD;
  109. imm32 r1, 0x09300000;
  110. imm32 r2, 0x56749679;
  111. imm32 r3, 0x30A95000;
  112. imm32 r4, 0xa0009669;
  113. imm32 r5, 0x01000970;
  114. imm32 r6, 0xdf45609D;
  115. imm32 r7, 0x12345679;
  116. R0.H = ( A1 += R1.L * R0.L ) (M,TFU);
  117. R1 = A1.w;
  118. R2.H = ( A1 -= R2.L * R3.H ) (M,TFU);
  119. R3 = A1.w;
  120. R4.H = ( A1 = R4.H * R5.L ) (M,TFU);
  121. R5 = A1.w;
  122. R6.H = ( A1 -= R6.H * R7.H ) (M,TFU);
  123. R7 = A1.w;
  124. CHECKREG r0, 0x43825ABD;
  125. CHECKREG r1, 0x43823355;
  126. CHECKREG r2, 0x57919679;
  127. CHECKREG r3, 0x57912D74;
  128. CHECKREG r4, 0xFC769669;
  129. CHECKREG r5, 0xFC760000;
  130. CHECKREG r6, 0xFEC9609D;
  131. CHECKREG r7, 0xFEC9CBFC;
  132. pass