c_dsp32shift_fdepx.s 4.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210
  1. //Original:/testcases/core/c_dsp32shift_fdepx/c_dsp32shift_fdepx.dsp
  2. // Spec Reference: dsp32shift fdep x
  3. # mach: bfin
  4. .include "testutils.inc"
  5. start
  6. imm32 r0, 0x00000001;
  7. imm32 r1, 0x01000801;
  8. imm32 r2, 0x08200802;
  9. imm32 r3, 0x08030803;
  10. imm32 r4, 0x08004804;
  11. imm32 r5, 0x08000505;
  12. imm32 r6, 0x08000866;
  13. imm32 r7, 0x08000807;
  14. R1 = DEPOSIT( R1, R0 );
  15. R2 = DEPOSIT( R2, R0 );
  16. R3 = DEPOSIT( R3, R0 );
  17. R4 = DEPOSIT( R4, R0 ) (X);
  18. R5 = DEPOSIT( R5, R0 );
  19. R6 = DEPOSIT( R6, R0 );
  20. R7 = DEPOSIT( R7, R0 ) (X);
  21. R0 = DEPOSIT( R0, R0 );
  22. CHECKREG r0, 0x00000000;
  23. CHECKREG r1, 0x01000800;
  24. CHECKREG r2, 0x08200802;
  25. CHECKREG r3, 0x08030802;
  26. CHECKREG r4, 0x00000000;
  27. CHECKREG r5, 0x08000504;
  28. CHECKREG r6, 0x08000866;
  29. CHECKREG r7, 0x00000000;
  30. imm32 r0, 0x0900d001;
  31. imm32 r1, 0x09000002;
  32. imm32 r2, 0x09000002;
  33. imm32 r3, 0x09100003;
  34. imm32 r4, 0x09020004;
  35. imm32 r5, 0x09003005;
  36. imm32 r6, 0x09000406;
  37. imm32 r7, 0x09000057;
  38. R0 = DEPOSIT( R0, R1 );
  39. R2 = DEPOSIT( R2, R1 );
  40. R3 = DEPOSIT( R3, R1 );
  41. R4 = DEPOSIT( R4, R1 );
  42. R5 = DEPOSIT( R5, R1 ) (X);
  43. R6 = DEPOSIT( R6, R1 );
  44. R7 = DEPOSIT( R7, R1 ) (X);
  45. R1 = DEPOSIT( R1, R1 );
  46. CHECKREG r0, 0x0900D000;
  47. CHECKREG r1, 0x09000000;
  48. CHECKREG r2, 0x09000000;
  49. CHECKREG r3, 0x09100000;
  50. CHECKREG r4, 0x09020004;
  51. CHECKREG r5, 0x00000000;
  52. CHECKREG r6, 0x09000404;
  53. CHECKREG r7, 0x00000000;
  54. imm32 r0, 0x0a00e001;
  55. imm32 r1, 0x0a00e001;
  56. imm32 r2, 0x0a00000f;
  57. imm32 r3, 0x0a000010;
  58. imm32 r4, 0x0a00e004;
  59. imm32 r5, 0x0a00e005;
  60. imm32 r6, 0x0a00e006;
  61. imm32 r7, 0x0a00e007;
  62. R0 = DEPOSIT( R0, R2 );
  63. R1 = DEPOSIT( R1, R2 );
  64. R3 = DEPOSIT( R3, R2 );
  65. R4 = DEPOSIT( R4, R2 );
  66. R5 = DEPOSIT( R5, R2 );
  67. R6 = DEPOSIT( R6, R2 );
  68. R7 = DEPOSIT( R7, R2 );
  69. R2 = DEPOSIT( R2, R2 );
  70. CHECKREG r0, 0x0A008A00;
  71. CHECKREG r1, 0x0A008A00;
  72. CHECKREG r2, 0x0A000A00;
  73. CHECKREG r3, 0x0A000A00;
  74. CHECKREG r4, 0x0A008A00;
  75. CHECKREG r5, 0x0A008A00;
  76. CHECKREG r6, 0x0A008A00;
  77. CHECKREG r7, 0x0A008A00;
  78. imm32 r0, 0x4b00f001;
  79. imm32 r1, 0x5b00f001;
  80. imm32 r2, 0x6b00f002;
  81. imm32 r3, 0x9f000010;
  82. imm32 r4, 0x8b00f004;
  83. imm32 r5, 0x0900f005;
  84. imm32 r6, 0x0b00f006;
  85. imm32 r7, 0x0b0af007;
  86. R0 = DEPOSIT( R0, R3 );
  87. R1 = DEPOSIT( R1, R3 );
  88. R2 = DEPOSIT( R2, R3 ) (X);
  89. R4 = DEPOSIT( R4, R3 );
  90. R5 = DEPOSIT( R5, R3 );
  91. R6 = DEPOSIT( R6, R3 ) (X);
  92. R7 = DEPOSIT( R7, R3 );
  93. R3 = DEPOSIT( R3, R3 );
  94. CHECKREG r0, 0x4B009F00;
  95. CHECKREG r1, 0x5B009F00;
  96. CHECKREG r2, 0xFFFF9F00;
  97. CHECKREG r3, 0x9F009F00;
  98. CHECKREG r4, 0x8B009F00;
  99. CHECKREG r5, 0x09009F00;
  100. CHECKREG r6, 0xFFFF9F00;
  101. CHECKREG r7, 0x0B0A9F00;
  102. imm32 r0, 0x0c0000c0;
  103. imm32 r1, 0x0c0100c0;
  104. imm32 r2, 0x0c0200c0;
  105. imm32 r3, 0x0c0300c0;
  106. imm32 r4, 0x0c04000c;
  107. imm32 r5, 0x0c0500c0;
  108. imm32 r6, 0x0c0600c0;
  109. imm32 r7, 0x0c0700c0;
  110. R0 = DEPOSIT( R0, R4 );
  111. R1 = DEPOSIT( R1, R4 );
  112. R2 = DEPOSIT( R2, R4 );
  113. R3 = DEPOSIT( R3, R4 );
  114. R5 = DEPOSIT( R5, R4 ) (X);
  115. R6 = DEPOSIT( R6, R4 );
  116. R7 = DEPOSIT( R7, R4 );
  117. R4 = DEPOSIT( R4, R4 );
  118. CHECKREG r0, 0x0C000C04;
  119. CHECKREG r1, 0x0C010C04;
  120. CHECKREG r2, 0x0C020C04;
  121. CHECKREG r3, 0x0C030C04;
  122. CHECKREG r4, 0x0C040C04;
  123. CHECKREG r5, 0xFFFFFC04;
  124. CHECKREG r6, 0x0C060C04;
  125. CHECKREG r7, 0x0C070C04;
  126. imm32 r0, 0xa00100d0;
  127. imm32 r1, 0xa00100d1;
  128. imm32 r2, 0xa00200d0;
  129. imm32 r3, 0xa00300d0;
  130. imm32 r4, 0xa00400d0;
  131. imm32 r5, 0xa0050007;
  132. imm32 r6, 0xa00600d0;
  133. imm32 r7, 0xa00700d0;
  134. R5 = DEPOSIT( R0, R5 );
  135. R6 = DEPOSIT( R1, R5 ) (X);
  136. R7 = DEPOSIT( R2, R5 );
  137. R0 = DEPOSIT( R3, R5 );
  138. R1 = DEPOSIT( R4, R5 ) (X);
  139. R2 = DEPOSIT( R6, R5 );
  140. R3 = DEPOSIT( R7, R5 );
  141. R4 = DEPOSIT( R5, R5 );
  142. CHECKREG r0, 0xA00300C1;
  143. CHECKREG r1, 0x00000001;
  144. CHECKREG r2, 0x00000001;
  145. CHECKREG r3, 0xA00200C1;
  146. CHECKREG r4, 0xA0010081;
  147. CHECKREG r5, 0xA0010085;
  148. CHECKREG r6, 0x00000001;
  149. CHECKREG r7, 0xA00200C1;
  150. imm32 r0, 0xb0010000;
  151. imm32 r1, 0xb0010000;
  152. imm32 r2, 0xb002000f;
  153. imm32 r3, 0xb0030000;
  154. imm32 r4, 0xb0040000;
  155. imm32 r5, 0xb0050000;
  156. imm32 r6, 0x00237809;
  157. imm32 r7, 0xb0070000;
  158. R0 = DEPOSIT( R0, R6 );
  159. R1 = DEPOSIT( R1, R6 );
  160. R2 = DEPOSIT( R2, R6 );
  161. R3 = DEPOSIT( R3, R6 ) (X);
  162. R4 = DEPOSIT( R4, R6 );
  163. R5 = DEPOSIT( R5, R6 );
  164. R6 = DEPOSIT( R6, R6 );
  165. R7 = DEPOSIT( R7, R6 );
  166. CHECKREG r0, 0x23010000;
  167. CHECKREG r1, 0x23010000;
  168. CHECKREG r2, 0x2302000F;
  169. CHECKREG r3, 0x23030000;
  170. CHECKREG r4, 0x23040000;
  171. CHECKREG r5, 0x23050000;
  172. CHECKREG r6, 0x23237809;
  173. CHECKREG r7, 0x23070000;
  174. imm32 r0, 0xd00100e0;
  175. imm32 r1, 0xd00100e0;
  176. imm32 r2, 0xd00200e0;
  177. imm32 r3, 0xd00300e0;
  178. imm32 r4, 0xd00400e0;
  179. imm32 r5, 0xd00500e0;
  180. imm32 r6, 0xd00600e0;
  181. imm32 r7, 0x00012345;
  182. R1 = DEPOSIT( R0, R7 );
  183. R2 = DEPOSIT( R1, R7 );
  184. R3 = DEPOSIT( R2, R7 );
  185. R4 = DEPOSIT( R3, R7 );
  186. R5 = DEPOSIT( R4, R7 ) (X);
  187. R6 = DEPOSIT( R5, R7 );
  188. R7 = DEPOSIT( R6, R7 ) (X);
  189. R0 = DEPOSIT( R7, R7 );
  190. CHECKREG r0, 0x00000000;
  191. CHECKREG r1, 0xD0010008;
  192. CHECKREG r2, 0xD0010008;
  193. CHECKREG r3, 0xD0010008;
  194. CHECKREG r4, 0xD0010008;
  195. CHECKREG r5, 0x00000008;
  196. CHECKREG r6, 0x00000008;
  197. CHECKREG r7, 0x00000008;
  198. pass