c_interr_nested.S 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289
  1. //Original:/proj/frio/dv/testcases/core/c_interr_nested/c_interr_nested.dsp
  2. // Spec Reference: interrupt nested using raises
  3. # mach: bfin
  4. # sim: --environment operating
  5. #include "test.h"
  6. .include "testutils.inc"
  7. start
  8. include(std.inc)
  9. include(selfcheck.inc)
  10. include(gen_int.inc)
  11. INIT_R_REGS(0);
  12. INIT_P_REGS(0);
  13. INIT_I_REGS(0); // initialize the dsp address regs
  14. INIT_M_REGS(0);
  15. INIT_L_REGS(0);
  16. INIT_B_REGS(0);
  17. //CHECK_INIT(p5, 0xe0000000);
  18. include(symtable.inc)
  19. CHECK_INIT_DEF(p5);
  20. #ifndef STACKSIZE
  21. #define STACKSIZE 0x10
  22. #endif
  23. #ifndef EVT
  24. #define EVT 0xFFE02000
  25. #endif
  26. #ifndef EVT15
  27. #define EVT15 0xFFE0203C
  28. #endif
  29. #ifndef EVT_OVERRIDE
  30. #define EVT_OVERRIDE 0xFFE02100
  31. #endif
  32. #ifndef ITABLE
  33. #define ITABLE 0xF0000000
  34. #endif
  35. GEN_INT_INIT(ITABLE) // set location for interrupt table
  36. //
  37. // Reset/Bootstrap Code
  38. // (Here we should set the processor operating modes, initialize registers,
  39. // etc.)
  40. //
  41. BOOT:
  42. LD32_LABEL(sp, KSTACK); // setup the stack pointer
  43. FP = SP; // and frame pointer
  44. LD32(p0, EVT); // Setup Event Vectors and Handlers
  45. LD32_LABEL(r0, EHANDLE); // Emulation Handler (Int0)
  46. [ P0 ++ ] = R0;
  47. LD32_LABEL(r0, RHANDLE); // Reset Handler (Int1)
  48. [ P0 ++ ] = R0;
  49. LD32_LABEL(r0, NHANDLE); // NMI Handler (Int2)
  50. [ P0 ++ ] = R0;
  51. LD32_LABEL(r0, XHANDLE); // Exception Handler (Int3)
  52. [ P0 ++ ] = R0;
  53. [ P0 ++ ] = R0; // IVT4 not used
  54. LD32_LABEL(r0, HWHANDLE); // HW Error Handler (Int5)
  55. [ P0 ++ ] = R0;
  56. LD32_LABEL(r0, THANDLE); // Timer Handler (Int6)
  57. [ P0 ++ ] = R0;
  58. LD32_LABEL(r0, I7HANDLE); // IVG7 Handler
  59. [ P0 ++ ] = R0;
  60. LD32_LABEL(r0, I8HANDLE); // IVG8 Handler
  61. [ P0 ++ ] = R0;
  62. LD32_LABEL(r0, I9HANDLE); // IVG9 Handler
  63. [ P0 ++ ] = R0;
  64. LD32_LABEL(r0, I10HANDLE);// IVG10 Handler
  65. [ P0 ++ ] = R0;
  66. LD32_LABEL(r0, I11HANDLE);// IVG11 Handler
  67. [ P0 ++ ] = R0;
  68. LD32_LABEL(r0, I12HANDLE);// IVG12 Handler
  69. [ P0 ++ ] = R0;
  70. LD32_LABEL(r0, I13HANDLE);// IVG13 Handler
  71. [ P0 ++ ] = R0;
  72. LD32_LABEL(r0, I14HANDLE);// IVG14 Handler
  73. [ P0 ++ ] = R0;
  74. LD32_LABEL(r0, I15HANDLE);// IVG15 Handler
  75. [ P0 ++ ] = R0;
  76. LD32(p0, EVT_OVERRIDE);
  77. R0 = 0;
  78. [ P0 ++ ] = R0;
  79. R0 = -1; // Change this to mask interrupts (*)
  80. [ P0 ] = R0; // IMASK
  81. DUMMY:
  82. R0 = 0 (Z);
  83. LT0 = r0; // set loop counters to something deterministic
  84. LB0 = r0;
  85. LC0 = r0;
  86. LT1 = r0;
  87. LB1 = r0;
  88. LC1 = r0;
  89. ASTAT = r0; // reset other internal regs
  90. // The following code sets up the test for running in USER mode
  91. LD32_LABEL(r0, STARTUSER);// One gets to user mode by doing a
  92. // ReturnFromInterrupt (RTI)
  93. RETI = r0; // We need to load the return address
  94. // Comment the following line for a USER Mode test
  95. JUMP STARTSUP; // jump to code start for SUPERVISOR mode
  96. RTI;
  97. STARTSUP:
  98. LD32_LABEL(p1, BEGIN);
  99. LD32(p0, EVT15);
  100. [ P0 ] = P1; // IVG15 (General) handler (Int 15) load with start
  101. CSYNC;
  102. RAISE 15; // after we RTI, INT 15 should be taken
  103. RTI;
  104. //
  105. // The Main Program
  106. //
  107. STARTUSER:
  108. LD32_LABEL(sp, USTACK); // setup the stack pointer
  109. FP = SP; // set frame pointer
  110. JUMP BEGIN;
  111. //*********************************************************************
  112. BEGIN:
  113. // COMMENT the following line for USER MODE tests
  114. [ -- SP ] = RETI; // enable interrupts in supervisor mode
  115. // **** YOUR CODE GOES HERE ****
  116. // PUT YOUR TEST HERE!
  117. // Can't Raise 0, 3, or 4
  118. // Raise 1 requires some intelligence so the test
  119. // doesn't loop forever - use SFTRESET bit in SEQSTAT (TBD)
  120. RAISE 2; // RTN
  121. // RAISE 5; // RTI
  122. RAISE 6; // RTI
  123. RAISE 7; // RTI
  124. // RAISE 8; // RTI
  125. RAISE 9; // RTI
  126. RAISE 10; // RTI
  127. RAISE 11; // RTI
  128. // RAISE 12; // RTI
  129. RAISE 13; // RTI
  130. RAISE 14; // RTI
  131. RAISE 15; // RTI
  132. CHECKREG(r0, 0x0000000B);
  133. CHECKREG(r1, 0x0000000C);
  134. CHECKREG(r2, 0x0000000D);
  135. CHECKREG(r3, 0x0000000E);
  136. CHECKREG(r4, 0x00000007);
  137. CHECKREG(r5, 0x00000008);
  138. CHECKREG(r6, 0x00000009);
  139. CHECKREG(r7, 0x0000000A);
  140. R0 = I0;
  141. R1 = I1;
  142. R2 = I2;
  143. R3 = I3;
  144. R4 = M0;
  145. CHECKREG(r0, 0x00000002);
  146. CHECKREG(r1, 0x00000000);
  147. CHECKREG(r2, 0x00000005);
  148. CHECKREG(r3, 0x00000006);
  149. CHECKREG(r4, 0x00000007);
  150. END:
  151. dbg_pass; // End the test
  152. //*********************************************************************
  153. //
  154. // Handlers for Events
  155. //
  156. EHANDLE: // Emulation Handler 0
  157. RTE;
  158. RHANDLE: // Reset Handler 1
  159. RTI;
  160. NHANDLE: // NMI Handler 2
  161. R0 = 2;
  162. RTN;
  163. XHANDLE: // Exception Handler 3
  164. R1 = 3;
  165. RTX;
  166. HWHANDLE: // HW Error Handler 5
  167. R2 = 5;
  168. RTI;
  169. THANDLE: // Timer Handler 6
  170. R3 = 6;
  171. RAISE 5;
  172. RTI;
  173. I7HANDLE: // IVG 7 Handler
  174. R4 = 7;
  175. RTI;
  176. I8HANDLE: // IVG 8 Handler
  177. R5 = 8;
  178. RTI;
  179. I9HANDLE: // IVG 9 Handler
  180. R6 = 9;
  181. RAISE 8;
  182. RTI;
  183. I10HANDLE: // IVG 10 Handler
  184. R7 = 10;
  185. RTI;
  186. I11HANDLE: // IVG 11 Handler
  187. I0 = R0;
  188. I1 = R1;
  189. I2 = R2;
  190. I3 = R3;
  191. M0 = R4;
  192. R0 = 11;
  193. RTI;
  194. I12HANDLE: // IVG 12 Handler
  195. R1 = 12;
  196. RTI;
  197. I13HANDLE: // IVG 13 Handler
  198. R2 = 13;
  199. RTI;
  200. I14HANDLE: // IVG 14 Handler
  201. R3 = 14;
  202. RAISE 12;
  203. RTI;
  204. I15HANDLE: // IVG 15 Handler
  205. R4 = 15;
  206. RTI;
  207. NOP;NOP;NOP;NOP;NOP;NOP;NOP; // needed for icache bug
  208. //
  209. // Data Segment
  210. //
  211. .data
  212. DATA:
  213. .space (0x10);
  214. // Stack Segments (Both Kernel and User)
  215. .space (STACKSIZE);
  216. KSTACK:
  217. .space (STACKSIZE);
  218. USTACK: