c_progctrl_raise_rt_i_n.S 5.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285
  1. //Original:/proj/frio/dv/testcases/core/c_progctrl_raise_rt_i_n/c_progctrl_raise_rt_i_n.dsp
  2. // Spec Reference: progctrl raise rti rtn
  3. # mach: bfin
  4. # sim: --environment operating
  5. #include "test.h"
  6. .include "testutils.inc"
  7. start
  8. include(std.inc)
  9. include(selfcheck.inc)
  10. include(gen_int.inc)
  11. INIT_R_REGS(0);
  12. INIT_P_REGS(0);
  13. INIT_I_REGS(0); // initialize the dsp address regs
  14. INIT_M_REGS(0);
  15. INIT_L_REGS(0);
  16. INIT_B_REGS(0);
  17. CHECK_INIT(p5, 0xe0000000);
  18. #ifndef STACKSIZE
  19. #define STACKSIZE 0x10
  20. #endif
  21. #ifndef EVT
  22. #define EVT 0xFFE02000
  23. #endif
  24. #ifndef EVT15
  25. #define EVT15 0xFFE0203C
  26. #endif
  27. #ifndef EVT_OVERRIDE
  28. #define EVT_OVERRIDE 0xFFE02100
  29. #endif
  30. #ifndef ITABLE
  31. #define ITABLE 0xF0000000
  32. #endif
  33. GEN_INT_INIT(ITABLE) // set location for interrupt table
  34. //
  35. // Reset/Bootstrap Code
  36. // (Here we should set the processor operating modes, initialize registers,
  37. // etc.)
  38. //
  39. BOOT:
  40. LD32_LABEL(sp, KSTACK); // setup the stack pointer
  41. FP = SP; // and frame pointer
  42. LD32(p0, EVT); // Setup Event Vectors and Handlers
  43. LD32_LABEL(r0, EHANDLE); // Emulation Handler (Int0)
  44. [ P0 ++ ] = R0;
  45. LD32_LABEL(r0, RHANDLE); // Reset Handler (Int1)
  46. [ P0 ++ ] = R0;
  47. LD32_LABEL(r0, NHANDLE); // NMI Handler (Int2)
  48. [ P0 ++ ] = R0;
  49. LD32_LABEL(r0, XHANDLE); // Exception Handler (Int3)
  50. [ P0 ++ ] = R0;
  51. [ P0 ++ ] = R0; // IVT4 not used
  52. LD32_LABEL(r0, HWHANDLE); // HW Error Handler (Int5)
  53. [ P0 ++ ] = R0;
  54. LD32_LABEL(r0, THANDLE); // Timer Handler (Int6)
  55. [ P0 ++ ] = R0;
  56. LD32_LABEL(r0, I7HANDLE); // IVG7 Handler
  57. [ P0 ++ ] = R0;
  58. LD32_LABEL(r0, I8HANDLE); // IVG8 Handler
  59. [ P0 ++ ] = R0;
  60. LD32_LABEL(r0, I9HANDLE); // IVG9 Handler
  61. [ P0 ++ ] = R0;
  62. LD32_LABEL(r0, I10HANDLE);// IVG10 Handler
  63. [ P0 ++ ] = R0;
  64. LD32_LABEL(r0, I11HANDLE);// IVG11 Handler
  65. [ P0 ++ ] = R0;
  66. LD32_LABEL(r0, I12HANDLE);// IVG12 Handler
  67. [ P0 ++ ] = R0;
  68. LD32_LABEL(r0, I13HANDLE);// IVG13 Handler
  69. [ P0 ++ ] = R0;
  70. LD32_LABEL(r0, I14HANDLE);// IVG14 Handler
  71. [ P0 ++ ] = R0;
  72. LD32_LABEL(r0, I15HANDLE);// IVG15 Handler
  73. [ P0 ++ ] = R0;
  74. LD32(p0, EVT_OVERRIDE);
  75. R0 = 0;
  76. [ P0 ++ ] = R0;
  77. R0 = -1; // Change this to mask interrupts (*)
  78. [ P0 ] = R0; // IMASK
  79. DUMMY:
  80. R0 = 0 (Z);
  81. LT0 = r0; // set loop counters to something deterministic
  82. LB0 = r0;
  83. LC0 = r0;
  84. LT1 = r0;
  85. LB1 = r0;
  86. LC1 = r0;
  87. ASTAT = r0; // reset other internal regs
  88. // The following code sets up the test for running in USER mode
  89. LD32_LABEL(r0, STARTUSER);// One gets to user mode by doing a
  90. // ReturnFromInterrupt (RTI)
  91. RETI = r0; // We need to load the return address
  92. // Comment the following line for a USER Mode test
  93. JUMP STARTSUP; // jump to code start for SUPERVISOR mode
  94. RTI;
  95. STARTSUP:
  96. LD32_LABEL(p1, BEGIN);
  97. LD32(p0, EVT15);
  98. [ P0 ] = P1; // IVG15 (General) handler (Int 15) load with start
  99. RAISE 15; // after we RTI, INT 15 should be taken
  100. NOP; // Workaround for Bug 217
  101. RTI;
  102. //
  103. // The Main Program
  104. //
  105. STARTUSER:
  106. LD32_LABEL(sp, USTACK); // setup the stack pointer
  107. FP = SP; // set frame pointer
  108. JUMP BEGIN;
  109. //*********************************************************************
  110. BEGIN:
  111. // COMMENT the following line for USER MODE tests
  112. [ -- SP ] = RETI; // enable interrupts in supervisor mode
  113. // **** YOUR CODE GOES HERE ****
  114. // PUT YOUR TEST HERE!
  115. // Can't Raise 0, 3, or 4
  116. // Raise 1 requires some intelligence so the test
  117. // doesn't loop forever - use SFTRESET bit in SEQSTAT (TBD)
  118. RAISE 2; // RTN
  119. RAISE 5; // RTI
  120. RAISE 6; // RTI
  121. RAISE 7; // RTI
  122. RAISE 8; // RTI
  123. RAISE 9; // RTI
  124. RAISE 10; // RTI
  125. RAISE 11; // RTI
  126. RAISE 12; // RTI
  127. RAISE 13; // RTI
  128. RAISE 14; // RTI
  129. RAISE 15; // RTI
  130. CHECKREG(r0, 0x0000000B);
  131. CHECKREG(r1, 0x0000000C);
  132. CHECKREG(r2, 0x0000000D);
  133. CHECKREG(r3, 0x0000000E);
  134. CHECKREG(r4, 0x00000007);
  135. CHECKREG(r5, 0x00000008);
  136. CHECKREG(r6, 0x00000009);
  137. CHECKREG(r7, 0x0000000A);
  138. R0 = I0;
  139. R1 = I1;
  140. R2 = I2;
  141. R3 = I3;
  142. R4 = M0;
  143. CHECKREG(r0, 0x00000002);
  144. CHECKREG(r1, 0x00000000);
  145. CHECKREG(r2, 0x00000005);
  146. CHECKREG(r3, 0x00000006);
  147. CHECKREG(r4, 0x00000007);
  148. END:
  149. dbg_pass; // End the test
  150. //*********************************************************************
  151. //
  152. // Handlers for Events
  153. //
  154. EHANDLE: // Emulation Handler 0
  155. RTE;
  156. RHANDLE: // Reset Handler 1
  157. RTI;
  158. NHANDLE: // NMI Handler 2
  159. R0 = 2;
  160. RTN;
  161. XHANDLE: // Exception Handler 3
  162. R1 = 3;
  163. RTX;
  164. HWHANDLE: // HW Error Handler 5
  165. R2 = 5;
  166. RTI;
  167. THANDLE: // Timer Handler 6
  168. R3 = 6;
  169. RTI;
  170. I7HANDLE: // IVG 7 Handler
  171. R4 = 7;
  172. RTI;
  173. I8HANDLE: // IVG 8 Handler
  174. R5 = 8;
  175. RTI;
  176. I9HANDLE: // IVG 9 Handler
  177. R6 = 9;
  178. RTI;
  179. I10HANDLE: // IVG 10 Handler
  180. R7 = 10;
  181. RTI;
  182. I11HANDLE: // IVG 11 Handler
  183. I0 = R0;
  184. I1 = R1;
  185. I2 = R2;
  186. I3 = R3;
  187. M0 = R4;
  188. R0 = 11;
  189. RTI;
  190. I12HANDLE: // IVG 12 Handler
  191. R1 = 12;
  192. RTI;
  193. I13HANDLE: // IVG 13 Handler
  194. R2 = 13;
  195. RTI;
  196. I14HANDLE: // IVG 14 Handler
  197. R3 = 14;
  198. RTI;
  199. I15HANDLE: // IVG 15 Handler
  200. R4 = 15;
  201. RTI;
  202. NOP;NOP;NOP;NOP;NOP;NOP;NOP; // needed for icache bug
  203. //
  204. // Data Segment
  205. //
  206. .data
  207. DATA:
  208. .space (0x10);
  209. // Stack Segments (Both Kernel and User)
  210. .space (STACKSIZE);
  211. KSTACK:
  212. .space (STACKSIZE);
  213. USTACK: