cmmachs.cgs 55 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631
  1. # frv testcase for cmmachs $GRi,$GRj,$ACCk,$CCi,$cond
  2. # mach: frv fr500 fr400
  3. .include "testutils.inc"
  4. start
  5. .global cmmachs
  6. cmmachs:
  7. set_spr_immed 0x1b1b,cccr
  8. ; Positive operands
  9. set_spr_immed 0x0,msr0
  10. set_spr_immed 0x0,msr1
  11. set_accg_immed 0x0,accg0
  12. set_acc_immed 0x0,acc0
  13. set_accg_immed 0x0,accg1
  14. set_acc_immed 0x0,acc1
  15. set_fr_iimmed 2,3,fr7 ; multiply small numbers
  16. set_fr_iimmed 3,2,fr8
  17. cmmachs fr7,fr8,acc0,cc0,1
  18. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  19. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  20. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  21. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  22. test_accg_immed 0,accg0
  23. test_acc_immed 6,acc0
  24. test_accg_immed 0,accg1
  25. test_acc_immed 6,acc1
  26. set_fr_iimmed 0,1,fr7 ; multiply by 0
  27. set_fr_iimmed 2,0,fr8
  28. cmmachs fr7,fr8,acc0,cc0,1
  29. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  30. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  31. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  32. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  33. test_accg_immed 0,accg0
  34. test_acc_immed 6,acc0
  35. test_accg_immed 0,accg1
  36. test_acc_immed 6,acc1
  37. set_fr_iimmed 2,1,fr7 ; multiply by 1
  38. set_fr_iimmed 1,2,fr8
  39. cmmachs fr7,fr8,acc0,cc0,1
  40. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  41. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  42. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  43. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  44. test_accg_immed 0,accg0
  45. test_acc_immed 8,acc0
  46. test_accg_immed 0,accg1
  47. test_acc_immed 8,acc1
  48. set_fr_iimmed 0x3fff,2,fr7 ; 15 bit result
  49. set_fr_iimmed 2,0x3fff,fr8
  50. cmmachs fr7,fr8,acc0,cc0,1
  51. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  52. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  53. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  54. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  55. test_accg_immed 0,accg0
  56. test_acc_limmed 0,0x8006,acc0
  57. test_accg_immed 0,accg1
  58. test_acc_limmed 0,0x8006,acc1
  59. set_fr_iimmed 0x4000,2,fr7 ; 16 bit result
  60. set_fr_iimmed 2,0x4000,fr8
  61. cmmachs fr7,fr8,acc0,cc0,1
  62. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  63. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  64. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  65. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  66. test_accg_immed 0,accg0
  67. test_acc_limmed 0x0001,0x0006,acc0
  68. test_accg_immed 0,accg1
  69. test_acc_limmed 0x0001,0x0006,acc1
  70. set_fr_iimmed 0x7fff,0x7fff,fr7 ; max positive result
  71. set_fr_iimmed 0x7fff,0x7fff,fr8
  72. cmmachs fr7,fr8,acc0,cc0,1
  73. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  74. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  75. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  76. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  77. test_accg_immed 0,accg0
  78. test_acc_limmed 0x4000,0x0007,acc0
  79. test_accg_immed 0,accg1
  80. test_acc_limmed 0x4000,0x0007,acc1
  81. ; Mixed operands
  82. set_fr_iimmed 2,0xfffd,fr7 ; multiply small numbers
  83. set_fr_iimmed 0xfffd,2,fr8
  84. cmmachs fr7,fr8,acc0,cc0,1
  85. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  86. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  87. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  88. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  89. test_accg_immed 0,accg0
  90. test_acc_limmed 0x4000,0x0001,acc0
  91. test_accg_immed 0,accg1
  92. test_acc_limmed 0x4000,0x0001,acc1
  93. set_fr_iimmed 0xfffe,1,fr7 ; multiply by 1
  94. set_fr_iimmed 1,0xfffe,fr8
  95. cmmachs fr7,fr8,acc0,cc0,1
  96. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  97. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  98. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  99. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  100. test_accg_immed 0,accg0
  101. test_acc_limmed 0x3fff,0xffff,acc0
  102. test_accg_immed 0,accg1
  103. test_acc_limmed 0x3fff,0xffff,acc1
  104. set_fr_iimmed 0xfffe,0,fr7 ; multiply by 0
  105. set_fr_iimmed 0,0xfffe,fr8
  106. cmmachs fr7,fr8,acc0,cc0,1
  107. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  108. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  109. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  110. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  111. test_accg_immed 0,accg0
  112. test_acc_limmed 0x3fff,0xffff,acc0
  113. test_accg_immed 0,accg1
  114. test_acc_limmed 0x3fff,0xffff,acc1
  115. set_fr_iimmed 0x2001,0xfffe,fr7 ; 15 bit result
  116. set_fr_iimmed 0xfffe,0x2001,fr8
  117. cmmachs fr7,fr8,acc0,cc0,1
  118. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  119. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  120. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  121. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  122. test_accg_immed 0,accg0
  123. test_acc_limmed 0x3fff,0xbffd,acc0
  124. test_accg_immed 0,accg1
  125. test_acc_limmed 0x3fff,0xbffd,acc1
  126. set_fr_iimmed 0x4000,0xfffe,fr7 ; 16 bit result
  127. set_fr_iimmed 0xfffe,0x4000,fr8
  128. cmmachs fr7,fr8,acc0,cc4,1
  129. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  130. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  131. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  132. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  133. test_accg_immed 0,accg0
  134. test_acc_limmed 0x3fff,0x3ffd,acc0
  135. test_accg_immed 0,accg1
  136. test_acc_limmed 0x3fff,0x3ffd,acc1
  137. set_fr_iimmed 0x7fff,0x8000,fr7 ; max negative result
  138. set_fr_iimmed 0x8000,0x7fff,fr8
  139. cmmachs fr7,fr8,acc0,cc4,1
  140. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  141. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  142. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  143. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  144. test_accg_immed 0xff,accg0
  145. test_acc_limmed 0xffff,0xbffd,acc0
  146. test_accg_immed 0xff,accg1
  147. test_acc_limmed 0xffff,0xbffd,acc1
  148. ; Negative operands
  149. set_fr_iimmed 0xfffe,0xfffd,fr7 ; multiply small numbers
  150. set_fr_iimmed 0xfffd,0xfffe,fr8
  151. cmmachs fr7,fr8,acc0,cc4,1
  152. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  153. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  154. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  155. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  156. test_accg_immed 0xff,accg0
  157. test_acc_limmed 0xffff,0xc003,acc0
  158. test_accg_immed 0xff,accg1
  159. test_acc_limmed 0xffff,0xc003,acc1
  160. set_fr_iimmed 0xffff,0xfffe,fr7 ; multiply by -1
  161. set_fr_iimmed 0xfffe,0xffff,fr8
  162. cmmachs fr7,fr8,acc0,cc4,1
  163. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  164. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  165. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  166. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  167. test_accg_immed 0xff,accg0
  168. test_acc_limmed 0xffff,0xc005,acc0
  169. test_accg_immed 0xff,accg1
  170. test_acc_limmed 0xffff,0xc005,acc1
  171. set_fr_iimmed 0x8001,0x8001,fr7 ; almost max positive result
  172. set_fr_iimmed 0x8001,0x8001,fr8
  173. cmmachs fr7,fr8,acc0,cc4,1
  174. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  175. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  176. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  177. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  178. test_accg_immed 0,accg0
  179. test_acc_immed 0x3ffec006,acc0
  180. test_accg_immed 0,accg1
  181. test_acc_immed 0x3ffec006,acc1
  182. set_fr_iimmed 0x8000,0x8000,fr7 ; max positive result
  183. set_fr_iimmed 0x8000,0x8000,fr8
  184. cmmachs fr7,fr8,acc0,cc4,1
  185. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  186. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  187. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  188. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  189. test_accg_immed 0,accg0
  190. test_acc_immed 0x7ffec006,acc0
  191. test_accg_immed 0,accg1
  192. test_acc_immed 0x7ffec006,acc1
  193. set_accg_immed 0x7f,accg0 ; saturation
  194. set_acc_immed 0xffffffff,acc0
  195. set_accg_immed 0x7f,accg1
  196. set_acc_immed 0xffffffff,acc1
  197. set_fr_iimmed 1,1,fr7
  198. set_fr_iimmed 1,1,fr8
  199. cmmachs fr7,fr8,acc0,cc4,1
  200. ;;;;;;;;;;;;
  201. test_spr_bits 0x3c,2,0xc,msr0 ; msr0.sie is set
  202. test_spr_bits 2,1,1,msr0 ; msr0.ovf is set
  203. test_spr_bits 1,0,1,msr0 ; msr0.aovf is set
  204. test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt is set
  205. test_accg_immed 0x7f,accg0
  206. test_acc_limmed 0xffff,0xffff,acc0
  207. test_accg_immed 0x7f,accg1
  208. test_acc_limmed 0xffff,0xffff,acc1
  209. set_fr_iimmed 0x7fff,0x7fff,fr7 ; saturation
  210. set_fr_iimmed 0x7fff,0x7fff,fr8
  211. cmmachs fr7,fr8,acc0,cc4,1
  212. test_spr_bits 0x3c,2,0xc,msr0 ; msr0.sie is set
  213. test_spr_bits 2,1,1,msr0 ; msr0.ovf is set
  214. test_spr_bits 1,0,1,msr0 ; msr0.aovf is set
  215. test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt is set
  216. test_accg_immed 0x7f,accg0
  217. test_acc_limmed 0xffff,0xffff,acc0
  218. test_accg_immed 0x7f,accg1
  219. test_acc_limmed 0xffff,0xffff,acc1
  220. set_accg_immed -128,accg0 ; saturation
  221. set_acc_immed 0,acc0
  222. set_accg_immed -128,accg1
  223. set_acc_immed 0,acc1
  224. set_fr_iimmed 0xffff,0,fr7
  225. set_fr_iimmed 1,0xffff,fr8
  226. cmmachs fr7,fr8,acc0,cc4,1
  227. test_spr_bits 0x3c,2,0x8,msr0 ; msr0.sie is set
  228. test_spr_bits 2,1,1,msr0 ; msr0.ovf is set
  229. test_spr_bits 1,0,1,msr0 ; msr0.aovf is set
  230. test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt is set
  231. test_accg_immed 0x80,accg0
  232. test_acc_immed 0,acc0
  233. test_accg_immed 0x80,accg1
  234. test_acc_immed 0,acc1
  235. set_fr_iimmed 0x0000,0x8000,fr7 ; saturation
  236. set_fr_iimmed 0x7fff,0x7fff,fr8
  237. cmmachs fr7,fr8,acc0,cc4,1
  238. test_spr_bits 0x3c,2,0x4,msr0 ; msr0.sie is set
  239. test_spr_bits 2,1,1,msr0 ; msr0.ovf is set
  240. test_spr_bits 1,0,1,msr0 ; msr0.aovf is set
  241. test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt is set
  242. test_accg_immed 0x80,accg0
  243. test_acc_immed 0,acc0
  244. test_accg_immed 0x80,accg1
  245. test_acc_immed 0,acc1
  246. ; Positive operands
  247. set_spr_immed 0x0,msr0
  248. set_spr_immed 0x0,msr1
  249. set_accg_immed 0x0,accg0 ; saturation
  250. set_acc_immed 0x0,acc0
  251. set_accg_immed 0x0,accg1
  252. set_acc_immed 0x0,acc1
  253. set_fr_iimmed 2,3,fr7 ; multiply small numbers
  254. set_fr_iimmed 3,2,fr8
  255. cmmachs fr7,fr8,acc0,cc1,0
  256. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  257. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  258. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  259. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  260. test_accg_immed 0,accg0
  261. test_acc_immed 6,acc0
  262. test_accg_immed 0,accg1
  263. test_acc_immed 6,acc1
  264. set_fr_iimmed 0,1,fr7 ; multiply by 0
  265. set_fr_iimmed 2,0,fr8
  266. cmmachs fr7,fr8,acc0,cc1,0
  267. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  268. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  269. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  270. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  271. test_accg_immed 0,accg0
  272. test_acc_immed 6,acc0
  273. test_accg_immed 0,accg1
  274. test_acc_immed 6,acc1
  275. set_fr_iimmed 2,1,fr7 ; multiply by 1
  276. set_fr_iimmed 1,2,fr8
  277. cmmachs fr7,fr8,acc0,cc1,0
  278. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  279. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  280. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  281. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  282. test_accg_immed 0,accg0
  283. test_acc_immed 8,acc0
  284. test_accg_immed 0,accg1
  285. test_acc_immed 8,acc1
  286. set_fr_iimmed 0x3fff,2,fr7 ; 15 bit result
  287. set_fr_iimmed 2,0x3fff,fr8
  288. cmmachs fr7,fr8,acc0,cc1,0
  289. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  290. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  291. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  292. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  293. test_accg_immed 0,accg0
  294. test_acc_limmed 0,0x8006,acc0
  295. test_accg_immed 0,accg1
  296. test_acc_limmed 0,0x8006,acc1
  297. set_fr_iimmed 0x4000,2,fr7 ; 16 bit result
  298. set_fr_iimmed 2,0x4000,fr8
  299. cmmachs fr7,fr8,acc0,cc1,0
  300. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  301. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  302. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  303. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  304. test_accg_immed 0,accg0
  305. test_acc_limmed 0x0001,0x0006,acc0
  306. test_accg_immed 0,accg1
  307. test_acc_limmed 0x0001,0x0006,acc1
  308. set_fr_iimmed 0x7fff,0x7fff,fr7 ; max positive result
  309. set_fr_iimmed 0x7fff,0x7fff,fr8
  310. cmmachs fr7,fr8,acc0,cc1,0
  311. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  312. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  313. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  314. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  315. test_accg_immed 0,accg0
  316. test_acc_limmed 0x4000,0x0007,acc0
  317. test_accg_immed 0,accg1
  318. test_acc_limmed 0x4000,0x0007,acc1
  319. ; Mixed operands
  320. set_fr_iimmed 2,0xfffd,fr7 ; multiply small numbers
  321. set_fr_iimmed 0xfffd,2,fr8
  322. cmmachs fr7,fr8,acc0,cc1,0
  323. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  324. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  325. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  326. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  327. test_accg_immed 0,accg0
  328. test_acc_limmed 0x4000,0x0001,acc0
  329. test_accg_immed 0,accg1
  330. test_acc_limmed 0x4000,0x0001,acc1
  331. set_fr_iimmed 0xfffe,1,fr7 ; multiply by 1
  332. set_fr_iimmed 1,0xfffe,fr8
  333. cmmachs fr7,fr8,acc0,cc1,0
  334. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  335. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  336. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  337. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  338. test_accg_immed 0,accg0
  339. test_acc_limmed 0x3fff,0xffff,acc0
  340. test_accg_immed 0,accg1
  341. test_acc_limmed 0x3fff,0xffff,acc1
  342. set_fr_iimmed 0xfffe,0,fr7 ; multiply by 0
  343. set_fr_iimmed 0,0xfffe,fr8
  344. cmmachs fr7,fr8,acc0,cc1,0
  345. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  346. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  347. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  348. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  349. test_accg_immed 0,accg0
  350. test_acc_limmed 0x3fff,0xffff,acc0
  351. test_accg_immed 0,accg1
  352. test_acc_limmed 0x3fff,0xffff,acc1
  353. set_fr_iimmed 0x2001,0xfffe,fr7 ; 15 bit result
  354. set_fr_iimmed 0xfffe,0x2001,fr8
  355. cmmachs fr7,fr8,acc0,cc1,0
  356. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  357. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  358. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  359. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  360. test_accg_immed 0,accg0
  361. test_acc_limmed 0x3fff,0xbffd,acc0
  362. test_accg_immed 0,accg1
  363. test_acc_limmed 0x3fff,0xbffd,acc1
  364. set_fr_iimmed 0x4000,0xfffe,fr7 ; 16 bit result
  365. set_fr_iimmed 0xfffe,0x4000,fr8
  366. cmmachs fr7,fr8,acc0,cc5,0
  367. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  368. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  369. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  370. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  371. test_accg_immed 0,accg0
  372. test_acc_limmed 0x3fff,0x3ffd,acc0
  373. test_accg_immed 0,accg1
  374. test_acc_limmed 0x3fff,0x3ffd,acc1
  375. set_fr_iimmed 0x7fff,0x8000,fr7 ; max negative result
  376. set_fr_iimmed 0x8000,0x7fff,fr8
  377. cmmachs fr7,fr8,acc0,cc5,0
  378. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  379. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  380. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  381. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  382. test_accg_immed 0xff,accg0
  383. test_acc_limmed 0xffff,0xbffd,acc0
  384. test_accg_immed 0xff,accg1
  385. test_acc_limmed 0xffff,0xbffd,acc1
  386. ; Negative operands
  387. set_fr_iimmed 0xfffe,0xfffd,fr7 ; multiply small numbers
  388. set_fr_iimmed 0xfffd,0xfffe,fr8
  389. cmmachs fr7,fr8,acc0,cc5,0
  390. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  391. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  392. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  393. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  394. test_accg_immed 0xff,accg0
  395. test_acc_limmed 0xffff,0xc003,acc0
  396. test_accg_immed 0xff,accg1
  397. test_acc_limmed 0xffff,0xc003,acc1
  398. set_fr_iimmed 0xffff,0xfffe,fr7 ; multiply by -1
  399. set_fr_iimmed 0xfffe,0xffff,fr8
  400. cmmachs fr7,fr8,acc0,cc5,0
  401. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  402. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  403. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  404. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  405. test_accg_immed 0xff,accg0
  406. test_acc_limmed 0xffff,0xc005,acc0
  407. test_accg_immed 0xff,accg1
  408. test_acc_limmed 0xffff,0xc005,acc1
  409. set_fr_iimmed 0x8001,0x8001,fr7 ; almost max positive result
  410. set_fr_iimmed 0x8001,0x8001,fr8
  411. cmmachs fr7,fr8,acc0,cc5,0
  412. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  413. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  414. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  415. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  416. test_accg_immed 0,accg0
  417. test_acc_immed 0x3ffec006,acc0
  418. test_accg_immed 0,accg1
  419. test_acc_immed 0x3ffec006,acc1
  420. set_fr_iimmed 0x8000,0x8000,fr7 ; max positive result
  421. set_fr_iimmed 0x8000,0x8000,fr8
  422. cmmachs fr7,fr8,acc0,cc5,0
  423. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  424. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  425. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  426. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  427. test_accg_immed 0,accg0
  428. test_acc_immed 0x7ffec006,acc0
  429. test_accg_immed 0,accg1
  430. test_acc_immed 0x7ffec006,acc1
  431. set_accg_immed 0x7f,accg0 ; saturation
  432. set_acc_immed 0xffffffff,acc0
  433. set_accg_immed 0x7f,accg1
  434. set_acc_immed 0xffffffff,acc1
  435. set_fr_iimmed 1,1,fr7
  436. set_fr_iimmed 1,1,fr8
  437. cmmachs fr7,fr8,acc0,cc5,0
  438. test_accg_immed 0x7f,accg0
  439. test_acc_limmed 0xffff,0xffff,acc0
  440. test_accg_immed 0x7f,accg1
  441. test_acc_limmed 0xffff,0xffff,acc1
  442. set_fr_iimmed 0x7fff,0x7fff,fr7 ; saturation
  443. set_fr_iimmed 0x7fff,0x7fff,fr8
  444. cmmachs fr7,fr8,acc0,cc5,0
  445. test_spr_bits 0x3c,2,0xc,msr0 ; msr0.sie is set
  446. test_spr_bits 2,1,1,msr0 ; msr0.ovf is set
  447. test_spr_bits 1,0,1,msr0 ; msr0.aovf is set
  448. test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt is set
  449. test_accg_immed 0x7f,accg0
  450. test_acc_limmed 0xffff,0xffff,acc0
  451. test_accg_immed 0x7f,accg1
  452. test_acc_limmed 0xffff,0xffff,acc1
  453. set_accg_immed 0x80,accg0 ; saturation
  454. set_acc_immed 0,acc0
  455. set_accg_immed 0x80,accg1
  456. set_acc_immed 0,acc1
  457. set_fr_iimmed 0xffff,0,fr7
  458. set_fr_iimmed 1,0xffff,fr8
  459. cmmachs fr7,fr8,acc0,cc5,0
  460. test_spr_bits 0x3c,2,0x8,msr0 ; msr0.sie is set
  461. test_spr_bits 2,1,1,msr0 ; msr0.ovf is set
  462. test_spr_bits 1,0,1,msr0 ; msr0.aovf is set
  463. test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt is set
  464. test_accg_immed 0x80,accg0
  465. test_acc_immed 0,acc0
  466. test_accg_immed 0x80,accg1
  467. test_acc_immed 0,acc1
  468. set_fr_iimmed 0x0000,0x8000,fr7 ; saturation
  469. set_fr_iimmed 0x7fff,0x7fff,fr8
  470. cmmachs fr7,fr8,acc0,cc5,0
  471. test_spr_bits 0x3c,2,0x4,msr0 ; msr0.sie is set
  472. test_spr_bits 2,1,1,msr0 ; msr0.ovf is set
  473. test_spr_bits 1,0,1,msr0 ; msr0.aovf is set
  474. test_spr_bits 0x7000,12,1,msr0 ; msr0.mtt is set
  475. test_accg_immed 0x80,accg0
  476. test_acc_immed 0,acc0
  477. test_accg_immed 0x80,accg1
  478. test_acc_immed 0,acc1
  479. ; Positive operands
  480. set_spr_immed 0x0,msr0
  481. set_spr_immed 0x0,msr1
  482. set_accg_immed 0x0,accg0
  483. set_acc_immed 0x0,acc0
  484. set_accg_immed 0x0,accg1
  485. set_acc_immed 0x0,acc1
  486. set_fr_iimmed 2,3,fr7 ; multiply small numbers
  487. set_fr_iimmed 3,2,fr8
  488. cmmachs fr7,fr8,acc0,cc0,0
  489. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  490. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  491. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  492. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  493. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  494. test_accg_immed 0,accg0
  495. test_acc_immed 0,acc0
  496. test_accg_immed 0,accg1
  497. test_acc_immed 0,acc1
  498. set_fr_iimmed 0,1,fr7 ; multiply by 0
  499. set_fr_iimmed 2,0,fr8
  500. cmmachs fr7,fr8,acc0,cc0,0
  501. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  502. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  503. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  504. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  505. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  506. test_accg_immed 0,accg0
  507. test_acc_immed 0,acc0
  508. test_accg_immed 0,accg1
  509. test_acc_immed 0,acc1
  510. set_fr_iimmed 2,1,fr7 ; multiply by 1
  511. set_fr_iimmed 1,2,fr8
  512. cmmachs fr7,fr8,acc0,cc0,0
  513. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  514. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  515. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  516. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  517. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  518. test_accg_immed 0,accg0
  519. test_acc_immed 0,acc0
  520. test_accg_immed 0,accg1
  521. test_acc_immed 0,acc1
  522. set_fr_iimmed 0x3fff,2,fr7 ; 15 bit result
  523. set_fr_iimmed 2,0x3fff,fr8
  524. cmmachs fr7,fr8,acc0,cc0,0
  525. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  526. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  527. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  528. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  529. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  530. test_accg_immed 0,accg0
  531. test_acc_immed 0,acc0
  532. test_accg_immed 0,accg1
  533. test_acc_immed 0,acc1
  534. set_fr_iimmed 0x4000,2,fr7 ; 16 bit result
  535. set_fr_iimmed 2,0x4000,fr8
  536. cmmachs fr7,fr8,acc0,cc0,0
  537. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  538. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  539. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  540. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  541. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  542. test_accg_immed 0,accg0
  543. test_acc_immed 0,acc0
  544. test_accg_immed 0,accg1
  545. test_acc_immed 0,acc1
  546. set_fr_iimmed 0x7fff,0x7fff,fr7 ; max positive result
  547. set_fr_iimmed 0x7fff,0x7fff,fr8
  548. cmmachs fr7,fr8,acc0,cc0,0
  549. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  550. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  551. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  552. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  553. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  554. test_accg_immed 0,accg0
  555. test_acc_immed 0,acc0
  556. test_accg_immed 0,accg1
  557. test_acc_immed 0,acc1
  558. ; Mixed operands
  559. set_fr_iimmed 2,0xfffd,fr7 ; multiply small numbers
  560. set_fr_iimmed 0xfffd,2,fr8
  561. cmmachs fr7,fr8,acc0,cc0,0
  562. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  563. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  564. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  565. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  566. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  567. test_accg_immed 0,accg0
  568. test_acc_immed 0,acc0
  569. test_accg_immed 0,accg1
  570. test_acc_immed 0,acc1
  571. set_fr_iimmed 0xfffe,1,fr7 ; multiply by 1
  572. set_fr_iimmed 1,0xfffe,fr8
  573. cmmachs fr7,fr8,acc0,cc0,0
  574. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  575. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  576. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  577. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  578. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  579. test_accg_immed 0,accg0
  580. test_acc_immed 0,acc0
  581. test_accg_immed 0,accg1
  582. test_acc_immed 0,acc1
  583. set_fr_iimmed 0xfffe,0,fr7 ; multiply by 0
  584. set_fr_iimmed 0,0xfffe,fr8
  585. cmmachs fr7,fr8,acc0,cc0,0
  586. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  587. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  588. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  589. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  590. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  591. test_accg_immed 0,accg0
  592. test_acc_immed 0,acc0
  593. test_accg_immed 0,accg1
  594. test_acc_immed 0,acc1
  595. set_fr_iimmed 0x2001,0xfffe,fr7 ; 15 bit result
  596. set_fr_iimmed 0xfffe,0x2001,fr8
  597. cmmachs fr7,fr8,acc0,cc0,0
  598. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  599. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  600. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  601. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  602. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  603. test_accg_immed 0,accg0
  604. test_acc_immed 0,acc0
  605. test_accg_immed 0,accg1
  606. test_acc_immed 0,acc1
  607. set_fr_iimmed 0x4000,0xfffe,fr7 ; 16 bit result
  608. set_fr_iimmed 0xfffe,0x4000,fr8
  609. cmmachs fr7,fr8,acc0,cc4,0
  610. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  611. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  612. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  613. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  614. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  615. test_accg_immed 0,accg0
  616. test_acc_immed 0,acc0
  617. test_accg_immed 0,accg1
  618. test_acc_immed 0,acc1
  619. set_fr_iimmed 0x7fff,0x8000,fr7 ; max negative result
  620. set_fr_iimmed 0x8000,0x7fff,fr8
  621. cmmachs fr7,fr8,acc0,cc4,0
  622. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  623. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  624. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  625. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  626. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  627. test_accg_immed 0,accg0
  628. test_acc_immed 0,acc0
  629. test_accg_immed 0,accg1
  630. test_acc_immed 0,acc1
  631. ; Negative operands
  632. set_fr_iimmed 0xfffe,0xfffd,fr7 ; multiply small numbers
  633. set_fr_iimmed 0xfffd,0xfffe,fr8
  634. cmmachs fr7,fr8,acc0,cc4,0
  635. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  636. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  637. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  638. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  639. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  640. test_accg_immed 0,accg0
  641. test_acc_immed 0,acc0
  642. test_accg_immed 0,accg1
  643. test_acc_immed 0,acc1
  644. set_fr_iimmed 0xffff,0xfffe,fr7 ; multiply by -1
  645. set_fr_iimmed 0xfffe,0xffff,fr8
  646. cmmachs fr7,fr8,acc0,cc4,0
  647. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  648. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  649. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  650. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  651. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  652. test_accg_immed 0,accg0
  653. test_acc_immed 0,acc0
  654. test_accg_immed 0,accg1
  655. test_acc_immed 0,acc1
  656. set_fr_iimmed 0x8001,0x8001,fr7 ; almost max positive result
  657. set_fr_iimmed 0x8001,0x8001,fr8
  658. cmmachs fr7,fr8,acc0,cc4,0
  659. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  660. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  661. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  662. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  663. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  664. test_accg_immed 0,accg0
  665. test_acc_immed 0,acc0
  666. test_accg_immed 0,accg1
  667. test_acc_immed 0,acc1
  668. set_fr_iimmed 0x8000,0x8000,fr7 ; max positive result
  669. set_fr_iimmed 0x8000,0x8000,fr8
  670. cmmachs fr7,fr8,acc0,cc4,0
  671. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  672. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  673. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  674. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  675. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  676. test_accg_immed 0,accg0
  677. test_acc_immed 0,acc0
  678. test_accg_immed 0,accg1
  679. test_acc_immed 0,acc1
  680. set_accg_immed 0x7f,accg0 ; saturation
  681. set_acc_immed 0xffffffff,acc0
  682. set_accg_immed 0x7f,accg1
  683. set_acc_immed 0xffffffff,acc1
  684. set_fr_iimmed 1,1,fr7
  685. set_fr_iimmed 1,1,fr8
  686. cmmachs fr7,fr8,acc0,cc4,0
  687. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  688. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  689. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  690. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  691. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  692. test_accg_immed 0x7f,accg0 ; saturation
  693. test_acc_immed 0xffffffff,acc0
  694. test_accg_immed 0x7f,accg1
  695. test_acc_immed 0xffffffff,acc1
  696. set_fr_iimmed 0x7fff,0x7fff,fr7 ; saturation
  697. set_fr_iimmed 0x7fff,0x7fff,fr8
  698. cmmachs fr7,fr8,acc0,cc4,0
  699. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  700. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  701. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  702. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  703. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  704. test_accg_immed 0x7f,accg0 ; saturation
  705. test_acc_immed 0xffffffff,acc0
  706. test_accg_immed 0x7f,accg1
  707. test_acc_immed 0xffffffff,acc1
  708. set_accg_immed 0x80,accg0 ; saturation
  709. set_acc_immed 0,acc0
  710. set_accg_immed 0x80,accg1
  711. set_acc_immed 0,acc1
  712. set_fr_iimmed 0xffff,0,fr7
  713. set_fr_iimmed 1,0xffff,fr8
  714. cmmachs fr7,fr8,acc0,cc4,0
  715. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  716. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  717. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  718. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  719. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  720. test_accg_immed 0x80,accg0 ; saturation
  721. test_acc_immed 0,acc0
  722. test_accg_immed 0x80,accg1
  723. test_acc_immed 0,acc1
  724. set_fr_iimmed 0x0000,0x8000,fr7 ; saturation
  725. set_fr_iimmed 0x7fff,0x7fff,fr8
  726. cmmachs fr7,fr8,acc0,cc4,0
  727. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  728. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  729. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  730. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  731. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  732. test_accg_immed 0x80,accg0 ; saturation
  733. test_acc_immed 0,acc0
  734. test_accg_immed 0x80,accg1
  735. test_acc_immed 0,acc1
  736. ; Positive operands
  737. set_spr_immed 0x0,msr0
  738. set_spr_immed 0x0,msr1
  739. set_accg_immed 0x0,accg0
  740. set_acc_immed 0x0,acc0
  741. set_accg_immed 0x0,accg1
  742. set_acc_immed 0x0,acc1
  743. set_fr_iimmed 2,3,fr7 ; multiply small numbers
  744. set_fr_iimmed 3,2,fr8
  745. cmmachs fr7,fr8,acc0,cc1,1
  746. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  747. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  748. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  749. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  750. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  751. test_accg_immed 0,accg0
  752. test_acc_immed 0,acc0
  753. test_accg_immed 0,accg1
  754. test_acc_immed 0,acc1
  755. set_fr_iimmed 0,1,fr7 ; multiply by 0
  756. set_fr_iimmed 2,0,fr8
  757. cmmachs fr7,fr8,acc0,cc1,1
  758. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  759. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  760. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  761. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  762. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  763. test_accg_immed 0,accg0
  764. test_acc_immed 0,acc0
  765. test_accg_immed 0,accg1
  766. test_acc_immed 0,acc1
  767. set_fr_iimmed 2,1,fr7 ; multiply by 1
  768. set_fr_iimmed 1,2,fr8
  769. cmmachs fr7,fr8,acc0,cc1,1
  770. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  771. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  772. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  773. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  774. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  775. test_accg_immed 0,accg0
  776. test_acc_immed 0,acc0
  777. test_accg_immed 0,accg1
  778. test_acc_immed 0,acc1
  779. set_fr_iimmed 0x3fff,2,fr7 ; 15 bit result
  780. set_fr_iimmed 2,0x3fff,fr8
  781. cmmachs fr7,fr8,acc0,cc1,1
  782. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  783. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  784. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  785. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  786. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  787. test_accg_immed 0,accg0
  788. test_acc_immed 0,acc0
  789. test_accg_immed 0,accg1
  790. test_acc_immed 0,acc1
  791. set_fr_iimmed 0x4000,2,fr7 ; 16 bit result
  792. set_fr_iimmed 2,0x4000,fr8
  793. cmmachs fr7,fr8,acc0,cc1,1
  794. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  795. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  796. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  797. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  798. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  799. test_accg_immed 0,accg0
  800. test_acc_immed 0,acc0
  801. test_accg_immed 0,accg1
  802. test_acc_immed 0,acc1
  803. set_fr_iimmed 0x7fff,0x7fff,fr7 ; max positive result
  804. set_fr_iimmed 0x7fff,0x7fff,fr8
  805. cmmachs fr7,fr8,acc0,cc1,1
  806. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  807. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  808. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  809. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  810. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  811. test_accg_immed 0,accg0
  812. test_acc_immed 0,acc0
  813. test_accg_immed 0,accg1
  814. test_acc_immed 0,acc1
  815. ; Mixed operands
  816. set_fr_iimmed 2,0xfffd,fr7 ; multiply small numbers
  817. set_fr_iimmed 0xfffd,2,fr8
  818. cmmachs fr7,fr8,acc0,cc1,1
  819. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  820. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  821. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  822. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  823. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  824. test_accg_immed 0,accg0
  825. test_acc_immed 0,acc0
  826. test_accg_immed 0,accg1
  827. test_acc_immed 0,acc1
  828. set_fr_iimmed 0xfffe,1,fr7 ; multiply by 1
  829. set_fr_iimmed 1,0xfffe,fr8
  830. cmmachs fr7,fr8,acc0,cc1,1
  831. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  832. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  833. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  834. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  835. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  836. test_accg_immed 0,accg0
  837. test_acc_immed 0,acc0
  838. test_accg_immed 0,accg1
  839. test_acc_immed 0,acc1
  840. set_fr_iimmed 0xfffe,0,fr7 ; multiply by 0
  841. set_fr_iimmed 0,0xfffe,fr8
  842. cmmachs fr7,fr8,acc0,cc1,1
  843. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  844. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  845. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  846. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  847. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  848. test_accg_immed 0,accg0
  849. test_acc_immed 0,acc0
  850. test_accg_immed 0,accg1
  851. test_acc_immed 0,acc1
  852. set_fr_iimmed 0x2001,0xfffe,fr7 ; 15 bit result
  853. set_fr_iimmed 0xfffe,0x2001,fr8
  854. cmmachs fr7,fr8,acc0,cc1,1
  855. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  856. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  857. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  858. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  859. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  860. test_accg_immed 0,accg0
  861. test_acc_immed 0,acc0
  862. test_accg_immed 0,accg1
  863. test_acc_immed 0,acc1
  864. set_fr_iimmed 0x4000,0xfffe,fr7 ; 16 bit result
  865. set_fr_iimmed 0xfffe,0x4000,fr8
  866. cmmachs fr7,fr8,acc0,cc5,1
  867. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  868. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  869. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  870. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  871. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  872. test_accg_immed 0,accg0
  873. test_acc_immed 0,acc0
  874. test_accg_immed 0,accg1
  875. test_acc_immed 0,acc1
  876. set_fr_iimmed 0x7fff,0x8000,fr7 ; max negative result
  877. set_fr_iimmed 0x8000,0x7fff,fr8
  878. cmmachs fr7,fr8,acc0,cc5,1
  879. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  880. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  881. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  882. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  883. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  884. test_accg_immed 0,accg0
  885. test_acc_immed 0,acc0
  886. test_accg_immed 0,accg1
  887. test_acc_immed 0,acc1
  888. ; Negative operands
  889. set_fr_iimmed 0xfffe,0xfffd,fr7 ; multiply small numbers
  890. set_fr_iimmed 0xfffd,0xfffe,fr8
  891. cmmachs fr7,fr8,acc0,cc5,1
  892. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  893. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  894. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  895. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  896. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  897. test_accg_immed 0,accg0
  898. test_acc_immed 0,acc0
  899. test_accg_immed 0,accg1
  900. test_acc_immed 0,acc1
  901. set_fr_iimmed 0xffff,0xfffe,fr7 ; multiply by -1
  902. set_fr_iimmed 0xfffe,0xffff,fr8
  903. cmmachs fr7,fr8,acc0,cc5,1
  904. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  905. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  906. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  907. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  908. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  909. test_accg_immed 0,accg0
  910. test_acc_immed 0,acc0
  911. test_accg_immed 0,accg1
  912. test_acc_immed 0,acc1
  913. set_fr_iimmed 0x8001,0x8001,fr7 ; almost max positive result
  914. set_fr_iimmed 0x8001,0x8001,fr8
  915. cmmachs fr7,fr8,acc0,cc5,1
  916. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  917. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  918. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  919. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  920. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  921. test_accg_immed 0,accg0
  922. test_acc_immed 0,acc0
  923. test_accg_immed 0,accg1
  924. test_acc_immed 0,acc1
  925. set_fr_iimmed 0x8000,0x8000,fr7 ; max positive result
  926. set_fr_iimmed 0x8000,0x8000,fr8
  927. cmmachs fr7,fr8,acc0,cc5,1
  928. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  929. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  930. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  931. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  932. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  933. test_accg_immed 0,accg0
  934. test_acc_immed 0,acc0
  935. test_accg_immed 0,accg1
  936. test_acc_immed 0,acc1
  937. set_accg_immed 0x7f,accg0 ; saturation
  938. set_acc_immed 0xffffffff,acc0
  939. set_accg_immed 0x7f,accg1
  940. set_acc_immed 0xffffffff,acc1
  941. set_fr_iimmed 1,1,fr7
  942. set_fr_iimmed 1,1,fr8
  943. cmmachs fr7,fr8,acc0,cc5,1
  944. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  945. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  946. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  947. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  948. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  949. test_accg_immed 0x7f,accg0 ; saturation
  950. test_acc_immed 0xffffffff,acc0
  951. test_accg_immed 0x7f,accg1
  952. test_acc_immed 0xffffffff,acc1
  953. set_fr_iimmed 0x7fff,0x7fff,fr7 ; saturation
  954. set_fr_iimmed 0x7fff,0x7fff,fr8
  955. cmmachs fr7,fr8,acc0,cc5,1
  956. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  957. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  958. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  959. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  960. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  961. test_accg_immed 0x7f,accg0 ; saturation
  962. test_acc_immed 0xffffffff,acc0
  963. test_accg_immed 0x7f,accg1
  964. test_acc_immed 0xffffffff,acc1
  965. set_accg_immed 0x80,accg0 ; saturation
  966. set_acc_immed 0,acc0
  967. set_accg_immed 0x80,accg1
  968. set_acc_immed 0,acc1
  969. set_fr_iimmed 0xffff,0,fr7
  970. set_fr_iimmed 1,0xffff,fr8
  971. cmmachs fr7,fr8,acc0,cc5,1
  972. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  973. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  974. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  975. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  976. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  977. test_accg_immed 0x80,accg0 ; saturation
  978. test_acc_immed 0,acc0
  979. test_accg_immed 0x80,accg1
  980. test_acc_immed 0,acc1
  981. set_fr_iimmed 0x0000,0x8000,fr7 ; saturation
  982. set_fr_iimmed 0x7fff,0x7fff,fr8
  983. cmmachs fr7,fr8,acc0,cc5,1
  984. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  985. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  986. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  987. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  988. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  989. test_accg_immed 0x80,accg0 ; saturation
  990. test_acc_immed 0,acc0
  991. test_accg_immed 0x80,accg1
  992. test_acc_immed 0,acc1
  993. ; Positive operands
  994. set_spr_immed 0x0,msr0
  995. set_spr_immed 0x0,msr1
  996. set_accg_immed 0x0,accg0
  997. set_acc_immed 0x0,acc0
  998. set_accg_immed 0x0,accg1
  999. set_acc_immed 0x0,acc1
  1000. set_fr_iimmed 2,3,fr7 ; multiply small numbers
  1001. set_fr_iimmed 3,2,fr8
  1002. cmmachs fr7,fr8,acc0,cc2,1
  1003. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1004. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1005. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1006. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1007. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1008. test_accg_immed 0,accg0
  1009. test_acc_immed 0,acc0
  1010. test_accg_immed 0,accg1
  1011. test_acc_immed 0,acc1
  1012. set_fr_iimmed 0,1,fr7 ; multiply by 0
  1013. set_fr_iimmed 2,0,fr8
  1014. cmmachs fr7,fr8,acc0,cc2,0
  1015. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1016. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1017. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1018. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1019. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1020. test_accg_immed 0,accg0
  1021. test_acc_immed 0,acc0
  1022. test_accg_immed 0,accg1
  1023. test_acc_immed 0,acc1
  1024. set_fr_iimmed 2,1,fr7 ; multiply by 1
  1025. set_fr_iimmed 1,2,fr8
  1026. cmmachs fr7,fr8,acc0,cc2,1
  1027. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1028. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1029. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1030. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1031. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1032. test_accg_immed 0,accg0
  1033. test_acc_immed 0,acc0
  1034. test_accg_immed 0,accg1
  1035. test_acc_immed 0,acc1
  1036. set_fr_iimmed 0x3fff,2,fr7 ; 15 bit result
  1037. set_fr_iimmed 2,0x3fff,fr8
  1038. cmmachs fr7,fr8,acc0,cc2,0
  1039. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1040. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1041. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1042. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1043. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1044. test_accg_immed 0,accg0
  1045. test_acc_immed 0,acc0
  1046. test_accg_immed 0,accg1
  1047. test_acc_immed 0,acc1
  1048. set_fr_iimmed 0x4000,2,fr7 ; 16 bit result
  1049. set_fr_iimmed 2,0x4000,fr8
  1050. cmmachs fr7,fr8,acc0,cc2,1
  1051. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1052. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1053. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1054. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1055. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1056. test_accg_immed 0,accg0
  1057. test_acc_immed 0,acc0
  1058. test_accg_immed 0,accg1
  1059. test_acc_immed 0,acc1
  1060. set_fr_iimmed 0x7fff,0x7fff,fr7 ; max positive result
  1061. set_fr_iimmed 0x7fff,0x7fff,fr8
  1062. cmmachs fr7,fr8,acc0,cc2,0
  1063. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1064. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1065. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1066. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1067. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1068. test_accg_immed 0,accg0
  1069. test_acc_immed 0,acc0
  1070. test_accg_immed 0,accg1
  1071. test_acc_immed 0,acc1
  1072. ; Mixed operands
  1073. set_fr_iimmed 2,0xfffd,fr7 ; multiply small numbers
  1074. set_fr_iimmed 0xfffd,2,fr8
  1075. cmmachs fr7,fr8,acc0,cc2,1
  1076. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1077. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1078. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1079. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1080. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1081. test_accg_immed 0,accg0
  1082. test_acc_immed 0,acc0
  1083. test_accg_immed 0,accg1
  1084. test_acc_immed 0,acc1
  1085. set_fr_iimmed 0xfffe,1,fr7 ; multiply by 1
  1086. set_fr_iimmed 1,0xfffe,fr8
  1087. cmmachs fr7,fr8,acc0,cc2,0
  1088. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1089. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1090. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1091. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1092. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1093. test_accg_immed 0,accg0
  1094. test_acc_immed 0,acc0
  1095. test_accg_immed 0,accg1
  1096. test_acc_immed 0,acc1
  1097. set_fr_iimmed 0xfffe,0,fr7 ; multiply by 0
  1098. set_fr_iimmed 0,0xfffe,fr8
  1099. cmmachs fr7,fr8,acc0,cc2,1
  1100. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1101. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1102. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1103. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1104. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1105. test_accg_immed 0,accg0
  1106. test_acc_immed 0,acc0
  1107. test_accg_immed 0,accg1
  1108. test_acc_immed 0,acc1
  1109. set_fr_iimmed 0x2001,0xfffe,fr7 ; 15 bit result
  1110. set_fr_iimmed 0xfffe,0x2001,fr8
  1111. cmmachs fr7,fr8,acc0,cc2,0
  1112. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1113. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1114. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1115. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1116. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1117. test_accg_immed 0,accg0
  1118. test_acc_immed 0,acc0
  1119. test_accg_immed 0,accg1
  1120. test_acc_immed 0,acc1
  1121. set_fr_iimmed 0x4000,0xfffe,fr7 ; 16 bit result
  1122. set_fr_iimmed 0xfffe,0x4000,fr8
  1123. cmmachs fr7,fr8,acc0,cc6,1
  1124. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1125. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1126. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1127. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1128. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1129. test_accg_immed 0,accg0
  1130. test_acc_immed 0,acc0
  1131. test_accg_immed 0,accg1
  1132. test_acc_immed 0,acc1
  1133. set_fr_iimmed 0x7fff,0x8000,fr7 ; max negative result
  1134. set_fr_iimmed 0x8000,0x7fff,fr8
  1135. cmmachs fr7,fr8,acc0,cc6,0
  1136. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1137. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1138. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1139. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1140. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1141. test_accg_immed 0,accg0
  1142. test_acc_immed 0,acc0
  1143. test_accg_immed 0,accg1
  1144. test_acc_immed 0,acc1
  1145. ; Negative operands
  1146. set_fr_iimmed 0xfffe,0xfffd,fr7 ; multiply small numbers
  1147. set_fr_iimmed 0xfffd,0xfffe,fr8
  1148. cmmachs fr7,fr8,acc0,cc6,1
  1149. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1150. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1151. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1152. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1153. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1154. test_accg_immed 0,accg0
  1155. test_acc_immed 0,acc0
  1156. test_accg_immed 0,accg1
  1157. test_acc_immed 0,acc1
  1158. set_fr_iimmed 0xffff,0xfffe,fr7 ; multiply by -1
  1159. set_fr_iimmed 0xfffe,0xffff,fr8
  1160. cmmachs fr7,fr8,acc0,cc6,0
  1161. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1162. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1163. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1164. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1165. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1166. test_accg_immed 0,accg0
  1167. test_acc_immed 0,acc0
  1168. test_accg_immed 0,accg1
  1169. test_acc_immed 0,acc1
  1170. set_fr_iimmed 0x8001,0x8001,fr7 ; almost max positive result
  1171. set_fr_iimmed 0x8001,0x8001,fr8
  1172. cmmachs fr7,fr8,acc0,cc6,1
  1173. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1174. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1175. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1176. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1177. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1178. test_accg_immed 0,accg0
  1179. test_acc_immed 0,acc0
  1180. test_accg_immed 0,accg1
  1181. test_acc_immed 0,acc1
  1182. set_fr_iimmed 0x8000,0x8000,fr7 ; max positive result
  1183. set_fr_iimmed 0x8000,0x8000,fr8
  1184. cmmachs fr7,fr8,acc0,cc6,0
  1185. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1186. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1187. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1188. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1189. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1190. test_accg_immed 0,accg0
  1191. test_acc_immed 0,acc0
  1192. test_accg_immed 0,accg1
  1193. test_acc_immed 0,acc1
  1194. set_accg_immed 0x7f,accg0 ; saturation
  1195. set_acc_immed 0xffffffff,acc0
  1196. set_accg_immed 0x7f,accg1
  1197. set_acc_immed 0xffffffff,acc1
  1198. set_fr_iimmed 1,1,fr7
  1199. set_fr_iimmed 1,1,fr8
  1200. cmmachs fr7,fr8,acc0,cc6,1
  1201. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1202. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1203. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1204. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1205. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1206. test_accg_immed 0x7f,accg0 ; saturation
  1207. test_acc_immed 0xffffffff,acc0
  1208. test_accg_immed 0x7f,accg1
  1209. test_acc_immed 0xffffffff,acc1
  1210. set_fr_iimmed 0x7fff,0x7fff,fr7 ; saturation
  1211. set_fr_iimmed 0x7fff,0x7fff,fr8
  1212. cmmachs fr7,fr8,acc0,cc6,0
  1213. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1214. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1215. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1216. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1217. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1218. test_accg_immed 0x7f,accg0 ; saturation
  1219. test_acc_immed 0xffffffff,acc0
  1220. test_accg_immed 0x7f,accg1
  1221. test_acc_immed 0xffffffff,acc1
  1222. set_accg_immed 0x80,accg0 ; saturation
  1223. set_acc_immed 0,acc0
  1224. set_accg_immed 0x80,accg1
  1225. set_acc_immed 0,acc1
  1226. set_fr_iimmed 0xffff,0,fr7
  1227. set_fr_iimmed 1,0xffff,fr8
  1228. cmmachs fr7,fr8,acc0,cc6,1
  1229. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1230. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1231. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1232. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1233. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1234. test_accg_immed 0x80,accg0 ; saturation
  1235. test_acc_immed 0,acc0
  1236. test_accg_immed 0x80,accg1
  1237. test_acc_immed 0,acc1
  1238. set_fr_iimmed 0x0000,0x8000,fr7 ; saturation
  1239. set_fr_iimmed 0x7fff,0x7fff,fr8
  1240. cmmachs fr7,fr8,acc0,cc6,0
  1241. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1242. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1243. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1244. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1245. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1246. test_accg_immed 0x80,accg0 ; saturation
  1247. test_acc_immed 0,acc0
  1248. test_accg_immed 0x80,accg1
  1249. test_acc_immed 0,acc1
  1250. ;
  1251. ; Positive operands
  1252. set_spr_immed 0x0,msr0
  1253. set_spr_immed 0x0,msr1
  1254. set_accg_immed 0x0,accg0
  1255. set_acc_immed 0x0,acc0
  1256. set_accg_immed 0x0,accg1
  1257. set_acc_immed 0x0,acc1
  1258. set_fr_iimmed 2,3,fr7 ; multiply small numbers
  1259. set_fr_iimmed 3,2,fr8
  1260. cmmachs fr7,fr8,acc0,cc3,1
  1261. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1262. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1263. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1264. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1265. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1266. test_accg_immed 0,accg0
  1267. test_acc_immed 0,acc0
  1268. test_accg_immed 0,accg1
  1269. test_acc_immed 0,acc1
  1270. set_fr_iimmed 0,1,fr7 ; multiply by 0
  1271. set_fr_iimmed 2,0,fr8
  1272. cmmachs fr7,fr8,acc0,cc3,0
  1273. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1274. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1275. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1276. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1277. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1278. test_accg_immed 0,accg0
  1279. test_acc_immed 0,acc0
  1280. test_accg_immed 0,accg1
  1281. test_acc_immed 0,acc1
  1282. set_fr_iimmed 2,1,fr7 ; multiply by 1
  1283. set_fr_iimmed 1,2,fr8
  1284. cmmachs fr7,fr8,acc0,cc3,1
  1285. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1286. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1287. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1288. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1289. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1290. test_accg_immed 0,accg0
  1291. test_acc_immed 0,acc0
  1292. test_accg_immed 0,accg1
  1293. test_acc_immed 0,acc1
  1294. set_fr_iimmed 0x3fff,2,fr7 ; 15 bit result
  1295. set_fr_iimmed 2,0x3fff,fr8
  1296. cmmachs fr7,fr8,acc0,cc3,0
  1297. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1298. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1299. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1300. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1301. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1302. test_accg_immed 0,accg0
  1303. test_acc_immed 0,acc0
  1304. test_accg_immed 0,accg1
  1305. test_acc_immed 0,acc1
  1306. set_fr_iimmed 0x4000,2,fr7 ; 16 bit result
  1307. set_fr_iimmed 2,0x4000,fr8
  1308. cmmachs fr7,fr8,acc0,cc3,1
  1309. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1310. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1311. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1312. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1313. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1314. test_accg_immed 0,accg0
  1315. test_acc_immed 0,acc0
  1316. test_accg_immed 0,accg1
  1317. test_acc_immed 0,acc1
  1318. set_fr_iimmed 0x7fff,0x7fff,fr7 ; max positive result
  1319. set_fr_iimmed 0x7fff,0x7fff,fr8
  1320. cmmachs fr7,fr8,acc0,cc3,0
  1321. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1322. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1323. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1324. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1325. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1326. test_accg_immed 0,accg0
  1327. test_acc_immed 0,acc0
  1328. test_accg_immed 0,accg1
  1329. test_acc_immed 0,acc1
  1330. ; Mixed operands
  1331. set_fr_iimmed 2,0xfffd,fr7 ; multiply small numbers
  1332. set_fr_iimmed 0xfffd,2,fr8
  1333. cmmachs fr7,fr8,acc0,cc3,1
  1334. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1335. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1336. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1337. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1338. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1339. test_accg_immed 0,accg0
  1340. test_acc_immed 0,acc0
  1341. test_accg_immed 0,accg1
  1342. test_acc_immed 0,acc1
  1343. set_fr_iimmed 0xfffe,1,fr7 ; multiply by 1
  1344. set_fr_iimmed 1,0xfffe,fr8
  1345. cmmachs fr7,fr8,acc0,cc3,0
  1346. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1347. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1348. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1349. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1350. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1351. test_accg_immed 0,accg0
  1352. test_acc_immed 0,acc0
  1353. test_accg_immed 0,accg1
  1354. test_acc_immed 0,acc1
  1355. set_fr_iimmed 0xfffe,0,fr7 ; multiply by 0
  1356. set_fr_iimmed 0,0xfffe,fr8
  1357. cmmachs fr7,fr8,acc0,cc3,1
  1358. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1359. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1360. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1361. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1362. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1363. test_accg_immed 0,accg0
  1364. test_acc_immed 0,acc0
  1365. test_accg_immed 0,accg1
  1366. test_acc_immed 0,acc1
  1367. set_fr_iimmed 0x2001,0xfffe,fr7 ; 15 bit result
  1368. set_fr_iimmed 0xfffe,0x2001,fr8
  1369. cmmachs fr7,fr8,acc0,cc3,0
  1370. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1371. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1372. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1373. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1374. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1375. test_accg_immed 0,accg0
  1376. test_acc_immed 0,acc0
  1377. test_accg_immed 0,accg1
  1378. test_acc_immed 0,acc1
  1379. set_fr_iimmed 0x4000,0xfffe,fr7 ; 16 bit result
  1380. set_fr_iimmed 0xfffe,0x4000,fr8
  1381. cmmachs fr7,fr8,acc0,cc7,1
  1382. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1383. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1384. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1385. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1386. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1387. test_accg_immed 0,accg0
  1388. test_acc_immed 0,acc0
  1389. test_accg_immed 0,accg1
  1390. test_acc_immed 0,acc1
  1391. set_fr_iimmed 0x7fff,0x8000,fr7 ; max negative result
  1392. set_fr_iimmed 0x8000,0x7fff,fr8
  1393. cmmachs fr7,fr8,acc0,cc7,0
  1394. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1395. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1396. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1397. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1398. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1399. test_accg_immed 0,accg0
  1400. test_acc_immed 0,acc0
  1401. test_accg_immed 0,accg1
  1402. test_acc_immed 0,acc1
  1403. ; Negative operands
  1404. set_fr_iimmed 0xfffe,0xfffd,fr7 ; multiply small numbers
  1405. set_fr_iimmed 0xfffd,0xfffe,fr8
  1406. cmmachs fr7,fr8,acc0,cc7,1
  1407. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1408. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1409. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1410. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1411. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1412. test_accg_immed 0,accg0
  1413. test_acc_immed 0,acc0
  1414. test_accg_immed 0,accg1
  1415. test_acc_immed 0,acc1
  1416. set_fr_iimmed 0xffff,0xfffe,fr7 ; multiply by -1
  1417. set_fr_iimmed 0xfffe,0xffff,fr8
  1418. cmmachs fr7,fr8,acc0,cc7,0
  1419. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1420. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1421. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1422. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1423. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1424. test_accg_immed 0,accg0
  1425. test_acc_immed 0,acc0
  1426. test_accg_immed 0,accg1
  1427. test_acc_immed 0,acc1
  1428. set_fr_iimmed 0x8001,0x8001,fr7 ; almost max positive result
  1429. set_fr_iimmed 0x8001,0x8001,fr8
  1430. cmmachs fr7,fr8,acc0,cc7,1
  1431. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1432. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1433. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1434. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1435. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1436. test_accg_immed 0,accg0
  1437. test_acc_immed 0,acc0
  1438. test_accg_immed 0,accg1
  1439. test_acc_immed 0,acc1
  1440. set_fr_iimmed 0x8000,0x8000,fr7 ; max positive result
  1441. set_fr_iimmed 0x8000,0x8000,fr8
  1442. cmmachs fr7,fr8,acc0,cc7,0
  1443. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1444. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1445. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1446. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1447. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1448. test_accg_immed 0,accg0
  1449. test_acc_immed 0,acc0
  1450. test_accg_immed 0,accg1
  1451. test_acc_immed 0,acc1
  1452. set_accg_immed 0x7f,accg0 ; saturation
  1453. set_acc_immed 0xffffffff,acc0
  1454. set_accg_immed 0x7f,accg1
  1455. set_acc_immed 0xffffffff,acc1
  1456. set_fr_iimmed 1,1,fr7
  1457. set_fr_iimmed 1,1,fr8
  1458. cmmachs fr7,fr8,acc0,cc7,1
  1459. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1460. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1461. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1462. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1463. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1464. test_accg_immed 0x7f,accg0 ; saturation
  1465. test_acc_immed 0xffffffff,acc0
  1466. test_accg_immed 0x7f,accg1
  1467. test_acc_immed 0xffffffff,acc1
  1468. set_fr_iimmed 0x7fff,0x7fff,fr7 ; saturation
  1469. set_fr_iimmed 0x7fff,0x7fff,fr8
  1470. cmmachs fr7,fr8,acc0,cc7,0
  1471. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1472. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1473. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1474. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1475. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1476. test_accg_immed 0x7f,accg0 ; saturation
  1477. test_acc_immed 0xffffffff,acc0
  1478. test_accg_immed 0x7f,accg1
  1479. test_acc_immed 0xffffffff,acc1
  1480. set_accg_immed 0x80,accg0 ; saturation
  1481. set_acc_immed 0,acc0
  1482. set_accg_immed 0x80,accg1
  1483. set_acc_immed 0,acc1
  1484. set_fr_iimmed 0xffff,0,fr7
  1485. set_fr_iimmed 1,0xffff,fr8
  1486. cmmachs fr7,fr8,acc0,cc7,1
  1487. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1488. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1489. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1490. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1491. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1492. test_accg_immed 0x80,accg0 ; saturation
  1493. test_acc_immed 0,acc0
  1494. test_accg_immed 0x80,accg1
  1495. test_acc_immed 0,acc1
  1496. set_fr_iimmed 0x0000,0x8000,fr7 ; saturation
  1497. set_fr_iimmed 0x7fff,0x7fff,fr8
  1498. cmmachs fr7,fr8,acc0,cc7,0
  1499. test_spr_bits 0x3c,2,0,msr0 ; msr0.sie is clear
  1500. test_spr_bits 2,1,0,msr0 ; msr0.ovf not set
  1501. test_spr_bits 2,1,0,msr1 ; msr1.ovf not set
  1502. test_spr_bits 1,0,0,msr0 ; msr0.aovf not set
  1503. test_spr_bits 0x7000,12,0,msr0 ; msr0.mtt not set
  1504. test_accg_immed 0x80,accg0 ; saturation
  1505. test_acc_immed 0,acc0
  1506. test_accg_immed 0x80,accg1
  1507. test_acc_immed 0,acc1
  1508. pass