ftle.cgs 2.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109
  1. # frv testcase for ftle $FCCi_2,$GRi,$GRj
  2. # mach: all
  3. .include "testutils.inc"
  4. start
  5. .global ftle
  6. ftle:
  7. and_spr_immed -4081,tbr ; clear tbr.tt
  8. set_gr_spr tbr,gr7
  9. inc_gr_immed 2112,gr7 ; address of exception handler
  10. set_bctrlr_0_0 gr7 ; bctrlr 0,0
  11. set_spr_immed 128,lcr
  12. set_gr_immed 0,gr7
  13. set_gr_immed 4,gr8
  14. set_spr_addr bad,lr
  15. set_fcc 0x0 0
  16. ftle fcc0,gr7,gr8 ; should branch to tbr + (128 + 4)*16
  17. set_spr_addr bad,lr
  18. set_fcc 0x1 0
  19. ftle fcc0,gr7,gr8 ; should branch to tbr + (128 + 4)*16
  20. set_spr_addr bad,lr
  21. set_fcc 0x2 0
  22. ftle fcc0,gr7,gr8 ; should branch to tbr + (128 + 4)*16
  23. set_spr_addr bad,lr
  24. set_fcc 0x3 0
  25. ftle fcc0,gr7,gr8 ; should branch to tbr + (128 + 4)*16
  26. set_psr_et 1
  27. set_spr_addr ok4,lr
  28. set_fcc 0x4 0
  29. ftle fcc0,gr7,gr8 ; should branch to tbr + (128 + 4)*16
  30. fail
  31. ok4:
  32. set_psr_et 1
  33. set_spr_addr ok5,lr
  34. set_fcc 0x5 0
  35. ftle fcc0,gr7,gr8 ; should branch to tbr + (128 + 4)*16
  36. fail
  37. ok5:
  38. set_psr_et 1
  39. set_spr_addr ok6,lr
  40. set_fcc 0x6 0
  41. ftle fcc0,gr7,gr8 ; should branch to tbr + (128 + 4)*16
  42. fail
  43. ok6:
  44. set_psr_et 1
  45. set_spr_addr ok7,lr
  46. set_fcc 0x7 0
  47. ftle fcc0,gr7,gr8 ; should branch to tbr + (128 + 4)*16
  48. fail
  49. ok7:
  50. set_psr_et 1
  51. set_spr_addr ok8,lr
  52. set_fcc 0x8 0
  53. ftle fcc0,gr7,gr8 ; should branch to tbr + (128 + 4)*16
  54. fail
  55. ok8:
  56. set_psr_et 1
  57. set_spr_addr ok9,lr
  58. set_fcc 0x9 0
  59. ftle fcc0,gr7,gr8 ; should branch to tbr + (128 + 4)*16
  60. fail
  61. ok9:
  62. set_psr_et 1
  63. set_spr_addr oka,lr
  64. set_fcc 0xa 0
  65. ftle fcc0,gr7,gr8 ; should branch to tbr + (128 + 4)*16
  66. fail
  67. oka:
  68. set_psr_et 1
  69. set_spr_addr okb,lr
  70. set_fcc 0xb 0
  71. ftle fcc0,gr7,gr8 ; should branch to tbr + (128 + 4)*16
  72. fail
  73. okb:
  74. set_psr_et 1
  75. set_spr_addr okc,lr
  76. set_fcc 0xc 0
  77. ftle fcc0,gr7,gr8 ; should branch to tbr + (128 + 4)*16
  78. fail
  79. okc:
  80. set_psr_et 1
  81. set_spr_addr okd,lr
  82. set_fcc 0xd 0
  83. ftle fcc0,gr7,gr8 ; should branch to tbr + (128 + 4)*16
  84. fail
  85. okd:
  86. set_psr_et 1
  87. set_spr_addr oke,lr
  88. set_fcc 0xe 0
  89. ftle fcc0,gr7,gr8 ; should branch to tbr + (128 + 4)*16
  90. fail
  91. oke:
  92. set_psr_et 1
  93. set_spr_addr okf,lr
  94. set_fcc 0xf 0
  95. ftle fcc0,gr7,gr8 ; should branch to tbr + (128 + 4)*16
  96. fail
  97. okf:
  98. pass
  99. bad:
  100. fail