cpuv32.h 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277
  1. /* CPU family header for crisv32f.
  2. THIS FILE IS MACHINE GENERATED WITH CGEN.
  3. Copyright 1996-2022 Free Software Foundation, Inc.
  4. This file is part of the GNU simulators.
  5. This file is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 3, or (at your option)
  8. any later version.
  9. It is distributed in the hope that it will be useful, but WITHOUT
  10. ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  11. or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
  12. License for more details.
  13. You should have received a copy of the GNU General Public License along
  14. with this program; if not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #ifndef CPU_CRISV32F_H
  17. #define CPU_CRISV32F_H
  18. /* Maximum number of instructions that are fetched at a time.
  19. This is for LIW type instructions sets (e.g. m32r). */
  20. #define MAX_LIW_INSNS 1
  21. /* Maximum number of instructions that can be executed in parallel. */
  22. #define MAX_PARALLEL_INSNS 1
  23. /* The size of an "int" needed to hold an instruction word.
  24. This is usually 32 bits, but some architectures needs 64 bits. */
  25. typedef CGEN_INSN_INT CGEN_INSN_WORD;
  26. #include "cgen-engine.h"
  27. /* CPU state information. */
  28. typedef struct {
  29. /* Hardware elements. */
  30. struct {
  31. /* program counter */
  32. USI h_pc;
  33. #define GET_H_PC() CPU (h_pc)
  34. #define SET_H_PC(x) \
  35. do { \
  36. CPU (h_pc) = ANDSI ((x), (~ (1)));\
  37. ;} while (0)
  38. /* General purpose registers */
  39. SI h_gr_acr[16];
  40. #define GET_H_GR_ACR(a1) CPU (h_gr_acr)[a1]
  41. #define SET_H_GR_ACR(a1, x) (CPU (h_gr_acr)[a1] = (x))
  42. /* Special registers for v32 */
  43. SI h_sr_v32[16];
  44. #define GET_H_SR_V32(index) (ORIF (ORIF (((index) == (((UINT) 0))), ((index) == (((UINT) 4)))), ((index) == (((UINT) 8))))) ? (0) : (((index) == (((UINT) 1)))) ? (32) : (((index) == (((UINT) 13)))) ? (ORSI (ANDSI (CPU (h_sr_v32[((UINT) 13)]), 1073740800), ORSI (ZEXTBISI (CPU (h_cbit)), ORSI (SLLSI (ZEXTBISI (CPU (h_vbit)), 1), ORSI (SLLSI (ZEXTBISI (CPU (h_zbit)), 2), ORSI (SLLSI (ZEXTBISI (CPU (h_nbit)), 3), ORSI (SLLSI (ZEXTBISI (CPU (h_xbit)), 4), ORSI (SLLSI (ZEXTBISI (GET_H_IBIT ()), 5), ORSI (SLLSI (ZEXTBISI (GET_H_UBIT ()), 6), ORSI (SLLSI (ZEXTBISI (CPU (h_pbit)), 7), ORSI (SLLSI (ZEXTBISI (CPU (h_rbit)), 8), ORSI (SLLSI (ZEXTBISI (CPU (h_sbit)), 9), ORSI (SLLSI (ZEXTBISI (CPU (h_mbit)), 30), ORSI (SLLSI (ZEXTBISI (CPU (h_qbit)), 31), 0)))))))))))))) : (((index) == (((UINT) 14)))) ? (((GET_H_UBIT ()) ? (CPU (h_gr_acr[((UINT) 14)])) : (CPU (h_sr_v32[((UINT) 14)])))) : (CPU (h_sr_v32[index]))
  45. #define SET_H_SR_V32(index, x) \
  46. do { \
  47. if (ORIF (ORIF ((((index)) == (((UINT) 0))), (((index)) == (((UINT) 4)))), ORIF ((((index)) == (((UINT) 8))), (((index)) == (((UINT) 1)))))) {\
  48. ((void) 0); /*nop*/\
  49. }\
  50. else if ((((index)) == (((UINT) 13)))) {\
  51. {\
  52. CPU (h_cbit) = ((NESI (ANDSI ((x), ((1) << (0))), 0)) ? (1) : (0));\
  53. CPU (h_vbit) = ((NESI (ANDSI ((x), ((1) << (1))), 0)) ? (1) : (0));\
  54. CPU (h_zbit) = ((NESI (ANDSI ((x), ((1) << (2))), 0)) ? (1) : (0));\
  55. CPU (h_nbit) = ((NESI (ANDSI ((x), ((1) << (3))), 0)) ? (1) : (0));\
  56. CPU (h_xbit) = ((NESI (ANDSI ((x), ((1) << (4))), 0)) ? (1) : (0));\
  57. SET_H_IBIT (((NESI (ANDSI ((x), ((1) << (5))), 0)) ? (1) : (0)));\
  58. SET_H_SBIT (((NESI (ANDSI ((x), ((1) << (9))), 0)) ? (1) : (0)));\
  59. SET_H_MBIT (((NESI (ANDSI ((x), ((1) << (30))), 0)) ? (1) : (0)));\
  60. CPU (h_pbit) = ((NESI (ANDSI ((x), ((1) << (7))), 0)) ? (1) : (0));\
  61. CPU (h_rbit) = ((NESI (ANDSI ((x), ((1) << (8))), 0)) ? (1) : (0));\
  62. SET_H_QBIT (((NESI (ANDSI ((x), ((1) << (31))), 0)) ? (1) : (0)));\
  63. SET_H_UBIT (((NESI (ANDSI ((x), ((1) << (6))), 0)) ? (1) : (0)));\
  64. CPU (h_sr_v32[(index)]) = (x);\
  65. }\
  66. }\
  67. else if ((((index)) == (((UINT) 14)))) {\
  68. {\
  69. if (GET_H_UBIT ()) {\
  70. CPU (h_gr_acr[((UINT) 14)]) = (x);\
  71. }\
  72. CPU (h_sr_v32[((UINT) 14)]) = (x);\
  73. }\
  74. }\
  75. else if ((((index)) == (((UINT) 3)))) {\
  76. if (NOTBI (GET_H_UBIT ())) {\
  77. CPU (h_sr_v32[((UINT) 3)]) = (x);\
  78. }\
  79. }\
  80. else if ((((index)) == (((UINT) 9)))) {\
  81. if (NOTBI (GET_H_UBIT ())) {\
  82. CPU (h_sr_v32[((UINT) 9)]) = (x);\
  83. }\
  84. }\
  85. else if ((((index)) == (((UINT) 2)))) {\
  86. if (NOTBI (GET_H_UBIT ())) {\
  87. {\
  88. crisv32f_write_pid_handler (current_cpu, (x));\
  89. CPU (h_sr_v32[((UINT) 2)]) = (x);\
  90. }\
  91. }\
  92. }\
  93. else if ((((index)) == (((UINT) 15)))) {\
  94. if (NOTBI (GET_H_UBIT ())) {\
  95. CPU (h_sr_v32[((UINT) 15)]) = (x);\
  96. }\
  97. }\
  98. else {\
  99. CPU (h_sr_v32[(index)]) = (x);\
  100. }\
  101. ;} while (0)
  102. /* carry bit */
  103. BI h_cbit;
  104. #define GET_H_CBIT() CPU (h_cbit)
  105. #define SET_H_CBIT(x) (CPU (h_cbit) = (x))
  106. /* overflow bit */
  107. BI h_vbit;
  108. #define GET_H_VBIT() CPU (h_vbit)
  109. #define SET_H_VBIT(x) (CPU (h_vbit) = (x))
  110. /* zero bit */
  111. BI h_zbit;
  112. #define GET_H_ZBIT() CPU (h_zbit)
  113. #define SET_H_ZBIT(x) (CPU (h_zbit) = (x))
  114. /* sign bit */
  115. BI h_nbit;
  116. #define GET_H_NBIT() CPU (h_nbit)
  117. #define SET_H_NBIT(x) (CPU (h_nbit) = (x))
  118. /* extended-arithmetic bit */
  119. BI h_xbit;
  120. #define GET_H_XBIT() CPU (h_xbit)
  121. #define SET_H_XBIT(x) (CPU (h_xbit) = (x))
  122. /* sequence-broken bit */
  123. BI h_pbit;
  124. #define GET_H_PBIT() CPU (h_pbit)
  125. #define SET_H_PBIT(x) (CPU (h_pbit) = (x))
  126. /* carry bit for MCP+restore-p bit */
  127. BI h_rbit;
  128. #define GET_H_RBIT() CPU (h_rbit)
  129. #define SET_H_RBIT(x) (CPU (h_rbit) = (x))
  130. /* guru mode bit */
  131. BI h_gbit;
  132. #define GET_H_GBIT() CPU (h_gbit)
  133. #define SET_H_GBIT(x) (CPU (h_gbit) = (x))
  134. /* Kernel stack pointer during user mode */
  135. SI h_kernel_sp;
  136. #define GET_H_KERNEL_SP() CPU (h_kernel_sp)
  137. #define SET_H_KERNEL_SP(x) (CPU (h_kernel_sp) = (x))
  138. /* User mode bit */
  139. BI h_ubit_v32;
  140. #define GET_H_UBIT_V32() CPU (h_ubit_v32)
  141. #define SET_H_UBIT_V32(x) \
  142. do { \
  143. {\
  144. if (ANDIF ((x), NOTBI (CPU (h_ubit_v32)))) {\
  145. {\
  146. CPU (h_kernel_sp) = CPU (h_gr_acr[((UINT) 14)]);\
  147. CPU (h_gr_acr[((UINT) 14)]) = CPU (h_sr_v32[((UINT) 14)]);\
  148. CPU (h_ubit_v32) = (x);\
  149. crisv32f_usermode_enabled (current_cpu);\
  150. }\
  151. }\
  152. }\
  153. ;} while (0)
  154. /* Interrupt-enable bit */
  155. BI h_ibit_v32;
  156. #define GET_H_IBIT_V32() CPU (h_ibit_v32)
  157. #define SET_H_IBIT_V32(x) \
  158. do { \
  159. {\
  160. if (NOTBI (GET_H_UBIT ())) {\
  161. {\
  162. BI tmp_enabled;\
  163. tmp_enabled = ANDIF ((x), NOTBI (CPU (h_ibit_v32)));\
  164. CPU (h_ibit_v32) = (x);\
  165. if (tmp_enabled) {\
  166. crisv32f_interrupts_enabled (current_cpu);\
  167. }\
  168. }\
  169. }\
  170. }\
  171. ;} while (0)
  172. /* NMI enable bit */
  173. BI h_mbit;
  174. #define GET_H_MBIT() CPU (h_mbit)
  175. #define SET_H_MBIT(x) \
  176. do { \
  177. {\
  178. if (ANDIF ((x), ANDIF (NOTBI (CPU (h_mbit)), NOTBI (GET_H_UBIT ())))) {\
  179. {\
  180. CPU (h_mbit) = 1;\
  181. crisv32f_nmi_enabled (current_cpu);\
  182. }\
  183. }\
  184. }\
  185. ;} while (0)
  186. /* Pending single-step bit */
  187. BI h_qbit;
  188. #define GET_H_QBIT() CPU (h_qbit)
  189. #define SET_H_QBIT(x) \
  190. do { \
  191. {\
  192. if (NOTBI (GET_H_UBIT ())) {\
  193. CPU (h_qbit) = (x);\
  194. }\
  195. }\
  196. ;} while (0)
  197. /* Cause single step exception on ... [see CRISv32 ref] bit */
  198. BI h_sbit;
  199. #define GET_H_SBIT() CPU (h_sbit)
  200. #define SET_H_SBIT(x) \
  201. do { \
  202. {\
  203. if (NOTBI (GET_H_UBIT ())) {\
  204. {\
  205. BI tmp_enabled;\
  206. tmp_enabled = ANDIF ((x), NOTBI (CPU (h_sbit)));\
  207. CPU (h_sbit) = (x);\
  208. if (tmp_enabled) {\
  209. crisv32f_single_step_enabled (current_cpu);\
  210. }\
  211. }\
  212. }\
  213. }\
  214. ;} while (0)
  215. } hardware;
  216. #define CPU_CGEN_HW(cpu) (& (cpu)->cpu_data.hardware)
  217. } CRISV32F_CPU_DATA;
  218. /* Virtual regs. */
  219. #define GET_H_V32_V32() 1
  220. #define SET_H_V32_V32(x) \
  221. do { \
  222. cgen_rtx_error (current_cpu, "Can't set h-v32");\
  223. ;} while (0)
  224. #define GET_H_GR(index) CPU (h_gr_acr[index])
  225. #define SET_H_GR(index, x) \
  226. do { \
  227. CPU (h_gr_acr[(index)]) = (x);\
  228. ;} while (0)
  229. #define GET_H_RAW_GR_ACR(index) CPU (h_gr_acr[index])
  230. #define SET_H_RAW_GR_ACR(index, x) \
  231. do { \
  232. CPU (h_gr_acr[(index)]) = (x);\
  233. ;} while (0)
  234. #define GET_H_SR(index) GET_H_SR_V32 (index)
  235. #define SET_H_SR(index, x) \
  236. do { \
  237. SET_H_SR_V32 ((index), (x));\
  238. ;} while (0)
  239. #define GET_H_SUPR(index) crisv32f_read_supr (current_cpu, index)
  240. #define SET_H_SUPR(index, x) \
  241. do { \
  242. crisv32f_write_supr (current_cpu, (index), (x));\
  243. ;} while (0)
  244. #define GET_H_CBIT_MOVE() GET_H_CBIT_MOVE_V32 ()
  245. #define SET_H_CBIT_MOVE(x) \
  246. do { \
  247. SET_H_CBIT_MOVE_V32 ((x));\
  248. ;} while (0)
  249. #define GET_H_CBIT_MOVE_V32() (cgen_rtx_error (current_cpu, "Can't get h-cbit-move on CRISv32"), 0)
  250. #define SET_H_CBIT_MOVE_V32(x) \
  251. do { \
  252. ((void) 0); /*nop*/\
  253. ;} while (0)
  254. #define GET_H_VBIT_MOVE() GET_H_VBIT_MOVE_V32 ()
  255. #define SET_H_VBIT_MOVE(x) \
  256. do { \
  257. SET_H_VBIT_MOVE_V32 ((x));\
  258. ;} while (0)
  259. #define GET_H_VBIT_MOVE_V32() (cgen_rtx_error (current_cpu, "Can't get h-vbit-move on CRISv32"), 0)
  260. #define SET_H_VBIT_MOVE_V32(x) \
  261. do { \
  262. ((void) 0); /*nop*/\
  263. ;} while (0)
  264. #define GET_H_ZBIT_MOVE() GET_H_ZBIT_MOVE_V32 ()
  265. #define SET_H_ZBIT_MOVE(x) \
  266. do { \
  267. SET_H_ZBIT_MOVE_V32 ((x));\
  268. ;} while (0)
  269. #define GET_H_ZBIT_MOVE_V32() (cgen_rtx_error (current_cpu, "Can't get h-zbit-move on CRISv32"), 0)
  270. #define SET_H_ZBIT_MOVE_V32(x) \
  271. do { \
  272. ((void) 0); /*nop*/\
  273. ;} while (0)
  274. #define GET_H_NBIT_MOVE() GET_H_NBIT_MOVE_V32 ()
  275. #define SET_H_NBIT_MOVE(x) \
  276. do { \
  277. SET_H_NBIT_MOVE_V32 ((x));\
  278. ;} while (0)
  279. #define GET_H_NBIT_MOVE_V32() (cgen_rtx_error (current_cpu, "Can't get h-nbit-move on CRISv32"), 0)
  280. #define SET_H_NBIT_MOVE_V32(x) \
  281. do { \
  282. ((void) 0); /*nop*/\
  283. ;} while (0)
  284. #define GET_H_IBIT() CPU (h_ibit_v32)
  285. #define SET_H_IBIT(x) \
  286. do { \
  287. SET_H_IBIT_V32 ((x));\
  288. ;} while (0)
  289. #define GET_H_UBIT() CPU (h_ubit_v32)
  290. #define SET_H_UBIT(x) \
  291. do { \
  292. SET_H_UBIT_V32 ((x));\
  293. ;} while (0)
  294. #define GET_H_INSN_PREFIXED_P() GET_H_INSN_PREFIXED_P_V32 ()
  295. #define SET_H_INSN_PREFIXED_P(x) \
  296. do { \
  297. SET_H_INSN_PREFIXED_P_V32 ((x));\
  298. ;} while (0)
  299. #define GET_H_INSN_PREFIXED_P_V32() 0
  300. #define SET_H_INSN_PREFIXED_P_V32(x) \
  301. do { \
  302. ((void) 0); /*nop*/\
  303. ;} while (0)
  304. #define GET_H_PREFIXREG_V32() GET_H_GR (((UINT) 15))
  305. #define SET_H_PREFIXREG_V32(x) \
  306. do { \
  307. SET_H_GR (((UINT) 15), (x));\
  308. ;} while (0)
  309. /* Cover fns for register access. */
  310. BI crisv32f_h_v32_v32_get (SIM_CPU *);
  311. void crisv32f_h_v32_v32_set (SIM_CPU *, BI);
  312. USI crisv32f_h_pc_get (SIM_CPU *);
  313. void crisv32f_h_pc_set (SIM_CPU *, USI);
  314. SI crisv32f_h_gr_get (SIM_CPU *, UINT);
  315. void crisv32f_h_gr_set (SIM_CPU *, UINT, SI);
  316. SI crisv32f_h_gr_acr_get (SIM_CPU *, UINT);
  317. void crisv32f_h_gr_acr_set (SIM_CPU *, UINT, SI);
  318. SI crisv32f_h_raw_gr_acr_get (SIM_CPU *, UINT);
  319. void crisv32f_h_raw_gr_acr_set (SIM_CPU *, UINT, SI);
  320. SI crisv32f_h_sr_get (SIM_CPU *, UINT);
  321. void crisv32f_h_sr_set (SIM_CPU *, UINT, SI);
  322. SI crisv32f_h_sr_v32_get (SIM_CPU *, UINT);
  323. void crisv32f_h_sr_v32_set (SIM_CPU *, UINT, SI);
  324. SI crisv32f_h_supr_get (SIM_CPU *, UINT);
  325. void crisv32f_h_supr_set (SIM_CPU *, UINT, SI);
  326. BI crisv32f_h_cbit_get (SIM_CPU *);
  327. void crisv32f_h_cbit_set (SIM_CPU *, BI);
  328. BI crisv32f_h_cbit_move_get (SIM_CPU *);
  329. void crisv32f_h_cbit_move_set (SIM_CPU *, BI);
  330. BI crisv32f_h_cbit_move_v32_get (SIM_CPU *);
  331. void crisv32f_h_cbit_move_v32_set (SIM_CPU *, BI);
  332. BI crisv32f_h_vbit_get (SIM_CPU *);
  333. void crisv32f_h_vbit_set (SIM_CPU *, BI);
  334. BI crisv32f_h_vbit_move_get (SIM_CPU *);
  335. void crisv32f_h_vbit_move_set (SIM_CPU *, BI);
  336. BI crisv32f_h_vbit_move_v32_get (SIM_CPU *);
  337. void crisv32f_h_vbit_move_v32_set (SIM_CPU *, BI);
  338. BI crisv32f_h_zbit_get (SIM_CPU *);
  339. void crisv32f_h_zbit_set (SIM_CPU *, BI);
  340. BI crisv32f_h_zbit_move_get (SIM_CPU *);
  341. void crisv32f_h_zbit_move_set (SIM_CPU *, BI);
  342. BI crisv32f_h_zbit_move_v32_get (SIM_CPU *);
  343. void crisv32f_h_zbit_move_v32_set (SIM_CPU *, BI);
  344. BI crisv32f_h_nbit_get (SIM_CPU *);
  345. void crisv32f_h_nbit_set (SIM_CPU *, BI);
  346. BI crisv32f_h_nbit_move_get (SIM_CPU *);
  347. void crisv32f_h_nbit_move_set (SIM_CPU *, BI);
  348. BI crisv32f_h_nbit_move_v32_get (SIM_CPU *);
  349. void crisv32f_h_nbit_move_v32_set (SIM_CPU *, BI);
  350. BI crisv32f_h_xbit_get (SIM_CPU *);
  351. void crisv32f_h_xbit_set (SIM_CPU *, BI);
  352. BI crisv32f_h_ibit_get (SIM_CPU *);
  353. void crisv32f_h_ibit_set (SIM_CPU *, BI);
  354. BI crisv32f_h_pbit_get (SIM_CPU *);
  355. void crisv32f_h_pbit_set (SIM_CPU *, BI);
  356. BI crisv32f_h_rbit_get (SIM_CPU *);
  357. void crisv32f_h_rbit_set (SIM_CPU *, BI);
  358. BI crisv32f_h_ubit_get (SIM_CPU *);
  359. void crisv32f_h_ubit_set (SIM_CPU *, BI);
  360. BI crisv32f_h_gbit_get (SIM_CPU *);
  361. void crisv32f_h_gbit_set (SIM_CPU *, BI);
  362. SI crisv32f_h_kernel_sp_get (SIM_CPU *);
  363. void crisv32f_h_kernel_sp_set (SIM_CPU *, SI);
  364. BI crisv32f_h_ubit_v32_get (SIM_CPU *);
  365. void crisv32f_h_ubit_v32_set (SIM_CPU *, BI);
  366. BI crisv32f_h_ibit_v32_get (SIM_CPU *);
  367. void crisv32f_h_ibit_v32_set (SIM_CPU *, BI);
  368. BI crisv32f_h_mbit_get (SIM_CPU *);
  369. void crisv32f_h_mbit_set (SIM_CPU *, BI);
  370. BI crisv32f_h_qbit_get (SIM_CPU *);
  371. void crisv32f_h_qbit_set (SIM_CPU *, BI);
  372. BI crisv32f_h_sbit_get (SIM_CPU *);
  373. void crisv32f_h_sbit_set (SIM_CPU *, BI);
  374. BI crisv32f_h_insn_prefixed_p_get (SIM_CPU *);
  375. void crisv32f_h_insn_prefixed_p_set (SIM_CPU *, BI);
  376. BI crisv32f_h_insn_prefixed_p_v32_get (SIM_CPU *);
  377. void crisv32f_h_insn_prefixed_p_v32_set (SIM_CPU *, BI);
  378. SI crisv32f_h_prefixreg_v32_get (SIM_CPU *);
  379. void crisv32f_h_prefixreg_v32_set (SIM_CPU *, SI);
  380. /* These must be hand-written. */
  381. extern CPUREG_FETCH_FN crisv32f_fetch_register;
  382. extern CPUREG_STORE_FN crisv32f_store_register;
  383. typedef struct {
  384. UINT prev_prev_prev_modf_regs;
  385. UINT prev_prev_modf_regs;
  386. UINT prev_modf_regs;
  387. UINT modf_regs;
  388. UINT prev_prev_prev_movem_dest_regs;
  389. UINT prev_prev_movem_dest_regs;
  390. UINT prev_movem_dest_regs;
  391. UINT movem_dest_regs;
  392. } MODEL_CRISV32_DATA;
  393. /* Instruction argument buffer. */
  394. union sem_fields {
  395. struct { /* no operands */
  396. int empty;
  397. } sfmt_empty;
  398. struct { /* */
  399. UINT f_u4;
  400. } sfmt_break;
  401. struct { /* */
  402. UINT f_dstsrc;
  403. } sfmt_setf;
  404. struct { /* */
  405. IADDR i_o_word_pcrel;
  406. UINT f_operand2;
  407. } sfmt_bcc_w;
  408. struct { /* */
  409. IADDR i_o_pcrel;
  410. UINT f_operand2;
  411. } sfmt_bcc_b;
  412. struct { /* */
  413. unsigned char in_h_sr_SI_13;
  414. unsigned char out_h_sr_SI_13;
  415. } sfmt_rfe;
  416. struct { /* */
  417. INT f_s8;
  418. UINT f_operand2;
  419. unsigned char in_Rd;
  420. } sfmt_addoq;
  421. struct { /* */
  422. ADDR i_const32_pcrel;
  423. UINT f_operand2;
  424. unsigned char out_Pd;
  425. } sfmt_bas_c;
  426. struct { /* */
  427. ADDR i_qo;
  428. UINT f_operand2;
  429. unsigned char out_Rd;
  430. } sfmt_lapcq;
  431. struct { /* */
  432. ADDR i_const32_pcrel;
  433. UINT f_operand2;
  434. unsigned char out_Rd;
  435. } sfmt_lapc_d;
  436. struct { /* */
  437. INT f_indir_pc__dword;
  438. UINT f_operand2;
  439. unsigned char out_Pd;
  440. } sfmt_move_c_sprv32_p2;
  441. struct { /* */
  442. INT f_s6;
  443. UINT f_operand2;
  444. unsigned char out_Rd;
  445. } sfmt_moveq;
  446. struct { /* */
  447. INT f_indir_pc__dword;
  448. UINT f_operand2;
  449. unsigned char in_Rd;
  450. unsigned char out_Rd;
  451. } sfmt_bound_cd;
  452. struct { /* */
  453. INT f_indir_pc__word;
  454. UINT f_operand2;
  455. unsigned char in_Rd;
  456. unsigned char out_Rd;
  457. } sfmt_bound_cw;
  458. struct { /* */
  459. INT f_indir_pc__byte;
  460. UINT f_operand2;
  461. unsigned char in_Rd;
  462. unsigned char out_Rd;
  463. } sfmt_bound_cb;
  464. struct { /* */
  465. UINT f_operand2;
  466. UINT f_u5;
  467. unsigned char in_Rd;
  468. unsigned char out_Rd;
  469. } sfmt_asrq;
  470. struct { /* */
  471. INT f_s6;
  472. UINT f_operand2;
  473. unsigned char in_Rd;
  474. unsigned char out_h_gr_SI_index_of__INT_Rd;
  475. } sfmt_andq;
  476. struct { /* */
  477. INT f_indir_pc__dword;
  478. UINT f_operand2;
  479. unsigned char in_Rd;
  480. unsigned char out_h_gr_SI_index_of__INT_Rd;
  481. } sfmt_addcdr;
  482. struct { /* */
  483. INT f_indir_pc__word;
  484. UINT f_operand2;
  485. unsigned char in_Rd;
  486. unsigned char out_h_gr_SI_index_of__INT_Rd;
  487. } sfmt_addcwr;
  488. struct { /* */
  489. INT f_indir_pc__byte;
  490. UINT f_operand2;
  491. unsigned char in_Rd;
  492. unsigned char out_h_gr_SI_index_of__INT_Rd;
  493. } sfmt_addcbr;
  494. struct { /* */
  495. UINT f_operand2;
  496. UINT f_u6;
  497. unsigned char in_Rd;
  498. unsigned char out_h_gr_SI_index_of__INT_Rd;
  499. } sfmt_addq;
  500. struct { /* */
  501. UINT f_operand1;
  502. UINT f_operand2;
  503. unsigned char in_Ps;
  504. unsigned char in_Rs;
  505. unsigned char out_h_gr_SI_index_of__INT_Rs;
  506. } sfmt_mcp;
  507. struct { /* */
  508. UINT f_operand1;
  509. UINT f_operand2;
  510. unsigned char in_Rd;
  511. unsigned char in_Rs;
  512. unsigned char out_Rd;
  513. unsigned char out_h_sr_SI_7;
  514. } sfmt_muls_b;
  515. struct { /* */
  516. UINT f_memmode;
  517. UINT f_operand1;
  518. UINT f_operand2;
  519. unsigned char in_Ps;
  520. unsigned char in_Rs;
  521. unsigned char out_Rs;
  522. } sfmt_move_spr_mv32;
  523. struct { /* */
  524. UINT f_memmode;
  525. UINT f_operand1;
  526. UINT f_operand2;
  527. unsigned char in_Rs;
  528. unsigned char out_Pd;
  529. unsigned char out_Rs;
  530. } sfmt_move_m_sprv32;
  531. struct { /* */
  532. UINT f_memmode;
  533. UINT f_operand1;
  534. UINT f_operand2;
  535. unsigned char in_Rs;
  536. unsigned char out_Rd;
  537. unsigned char out_Rs;
  538. } sfmt_movs_m_b_m;
  539. struct { /* */
  540. UINT f_memmode;
  541. UINT f_operand1;
  542. UINT f_operand2;
  543. unsigned char in_Rd;
  544. unsigned char in_Rs;
  545. unsigned char out_Rs;
  546. unsigned char out_h_gr_SI_index_of__INT_Rd;
  547. } sfmt_addc_m;
  548. struct { /* */
  549. UINT f_memmode;
  550. UINT f_operand1;
  551. UINT f_operand2;
  552. unsigned char in_Rd;
  553. unsigned char in_Rs;
  554. unsigned char out_Rs;
  555. unsigned char out_h_gr_SI_if__SI_andif__DFLT_prefix_set_not__UINT_inc_index_of__INT_Rs_index_of__INT_Rd;
  556. } sfmt_add_m_b_m;
  557. struct { /* */
  558. UINT f_memmode;
  559. UINT f_operand1;
  560. UINT f_operand2;
  561. unsigned char in_Rd;
  562. unsigned char in_Rs;
  563. unsigned char out_Rs;
  564. unsigned char out_h_gr_SI_0;
  565. unsigned char out_h_gr_SI_1;
  566. unsigned char out_h_gr_SI_10;
  567. unsigned char out_h_gr_SI_11;
  568. unsigned char out_h_gr_SI_12;
  569. unsigned char out_h_gr_SI_13;
  570. unsigned char out_h_gr_SI_14;
  571. unsigned char out_h_gr_SI_15;
  572. unsigned char out_h_gr_SI_2;
  573. unsigned char out_h_gr_SI_3;
  574. unsigned char out_h_gr_SI_4;
  575. unsigned char out_h_gr_SI_5;
  576. unsigned char out_h_gr_SI_6;
  577. unsigned char out_h_gr_SI_7;
  578. unsigned char out_h_gr_SI_8;
  579. unsigned char out_h_gr_SI_9;
  580. } sfmt_movem_m_r_v32;
  581. struct { /* */
  582. UINT f_memmode;
  583. UINT f_operand1;
  584. UINT f_operand2;
  585. unsigned char in_Rd;
  586. unsigned char in_Rs;
  587. unsigned char in_h_gr_SI_0;
  588. unsigned char in_h_gr_SI_1;
  589. unsigned char in_h_gr_SI_10;
  590. unsigned char in_h_gr_SI_11;
  591. unsigned char in_h_gr_SI_12;
  592. unsigned char in_h_gr_SI_13;
  593. unsigned char in_h_gr_SI_14;
  594. unsigned char in_h_gr_SI_15;
  595. unsigned char in_h_gr_SI_2;
  596. unsigned char in_h_gr_SI_3;
  597. unsigned char in_h_gr_SI_4;
  598. unsigned char in_h_gr_SI_5;
  599. unsigned char in_h_gr_SI_6;
  600. unsigned char in_h_gr_SI_7;
  601. unsigned char in_h_gr_SI_8;
  602. unsigned char in_h_gr_SI_9;
  603. unsigned char out_Rs;
  604. } sfmt_movem_r_m_v32;
  605. #if WITH_SCACHE_PBB
  606. /* Writeback handler. */
  607. struct {
  608. /* Pointer to argbuf entry for insn whose results need writing back. */
  609. const struct argbuf *abuf;
  610. } write;
  611. /* x-before handler */
  612. struct {
  613. /*const SCACHE *insns[MAX_PARALLEL_INSNS];*/
  614. int first_p;
  615. } before;
  616. /* x-after handler */
  617. struct {
  618. int empty;
  619. } after;
  620. /* This entry is used to terminate each pbb. */
  621. struct {
  622. /* Number of insns in pbb. */
  623. int insn_count;
  624. /* Next pbb to execute. */
  625. SCACHE *next;
  626. SCACHE *branch_target;
  627. } chain;
  628. #endif
  629. };
  630. /* The ARGBUF struct. */
  631. struct argbuf {
  632. /* These are the baseclass definitions. */
  633. IADDR addr;
  634. const IDESC *idesc;
  635. char trace_p;
  636. char profile_p;
  637. /* ??? Temporary hack for skip insns. */
  638. char skip_count;
  639. char unused;
  640. /* cpu specific data follows */
  641. union sem semantic;
  642. int written;
  643. union sem_fields fields;
  644. };
  645. /* A cached insn.
  646. ??? SCACHE used to contain more than just argbuf. We could delete the
  647. type entirely and always just use ARGBUF, but for future concerns and as
  648. a level of abstraction it is left in. */
  649. struct scache {
  650. struct argbuf argbuf;
  651. };
  652. /* Macros to simplify extraction, reading and semantic code.
  653. These define and assign the local vars that contain the insn's fields. */
  654. #define EXTRACT_IFMT_EMPTY_VARS \
  655. unsigned int length;
  656. #define EXTRACT_IFMT_EMPTY_CODE \
  657. length = 0; \
  658. #define EXTRACT_IFMT_MOVE_B_R_VARS \
  659. UINT f_operand2; \
  660. UINT f_mode; \
  661. UINT f_opcode; \
  662. UINT f_size; \
  663. UINT f_operand1; \
  664. unsigned int length;
  665. #define EXTRACT_IFMT_MOVE_B_R_CODE \
  666. length = 2; \
  667. f_operand2 = EXTRACT_LSB0_UINT (insn, 16, 15, 4); \
  668. f_mode = EXTRACT_LSB0_UINT (insn, 16, 11, 2); \
  669. f_opcode = EXTRACT_LSB0_UINT (insn, 16, 9, 4); \
  670. f_size = EXTRACT_LSB0_UINT (insn, 16, 5, 2); \
  671. f_operand1 = EXTRACT_LSB0_UINT (insn, 16, 3, 4); \
  672. #define EXTRACT_IFMT_MOVEQ_VARS \
  673. UINT f_operand2; \
  674. UINT f_mode; \
  675. UINT f_opcode; \
  676. INT f_s6; \
  677. unsigned int length;
  678. #define EXTRACT_IFMT_MOVEQ_CODE \
  679. length = 2; \
  680. f_operand2 = EXTRACT_LSB0_UINT (insn, 16, 15, 4); \
  681. f_mode = EXTRACT_LSB0_UINT (insn, 16, 11, 2); \
  682. f_opcode = EXTRACT_LSB0_UINT (insn, 16, 9, 4); \
  683. f_s6 = EXTRACT_LSB0_SINT (insn, 16, 5, 6); \
  684. #define EXTRACT_IFMT_MOVECBR_VARS \
  685. UINT f_operand2; \
  686. INT f_indir_pc__byte; \
  687. UINT f_mode; \
  688. UINT f_opcode; \
  689. UINT f_size; \
  690. UINT f_operand1; \
  691. /* Contents of trailing part of insn. */ \
  692. UINT word_1; \
  693. unsigned int length;
  694. #define EXTRACT_IFMT_MOVECBR_CODE \
  695. length = 4; \
  696. word_1 = GETIMEMUSI (current_cpu, pc + 2); \
  697. f_operand2 = EXTRACT_LSB0_UINT (insn, 16, 15, 4); \
  698. f_indir_pc__byte = (0|(EXTRACT_LSB0_UINT (word_1, 32, 15, 16) << 0)); \
  699. f_mode = EXTRACT_LSB0_UINT (insn, 16, 11, 2); \
  700. f_opcode = EXTRACT_LSB0_UINT (insn, 16, 9, 4); \
  701. f_size = EXTRACT_LSB0_UINT (insn, 16, 5, 2); \
  702. f_operand1 = EXTRACT_LSB0_UINT (insn, 16, 3, 4); \
  703. #define EXTRACT_IFMT_MOVECWR_VARS \
  704. UINT f_operand2; \
  705. INT f_indir_pc__word; \
  706. UINT f_mode; \
  707. UINT f_opcode; \
  708. UINT f_size; \
  709. UINT f_operand1; \
  710. /* Contents of trailing part of insn. */ \
  711. UINT word_1; \
  712. unsigned int length;
  713. #define EXTRACT_IFMT_MOVECWR_CODE \
  714. length = 4; \
  715. word_1 = GETIMEMUSI (current_cpu, pc + 2); \
  716. f_operand2 = EXTRACT_LSB0_UINT (insn, 16, 15, 4); \
  717. f_indir_pc__word = (0|(EXTRACT_LSB0_UINT (word_1, 32, 15, 16) << 0)); \
  718. f_mode = EXTRACT_LSB0_UINT (insn, 16, 11, 2); \
  719. f_opcode = EXTRACT_LSB0_UINT (insn, 16, 9, 4); \
  720. f_size = EXTRACT_LSB0_UINT (insn, 16, 5, 2); \
  721. f_operand1 = EXTRACT_LSB0_UINT (insn, 16, 3, 4); \
  722. #define EXTRACT_IFMT_MOVECDR_VARS \
  723. INT f_indir_pc__dword; \
  724. UINT f_operand2; \
  725. UINT f_mode; \
  726. UINT f_opcode; \
  727. UINT f_size; \
  728. UINT f_operand1; \
  729. /* Contents of trailing part of insn. */ \
  730. UINT word_1; \
  731. unsigned int length;
  732. #define EXTRACT_IFMT_MOVECDR_CODE \
  733. length = 6; \
  734. word_1 = GETIMEMUSI (current_cpu, pc + 2); \
  735. f_indir_pc__dword = (0|(EXTRACT_LSB0_UINT (word_1, 32, 31, 32) << 0)); \
  736. f_operand2 = EXTRACT_LSB0_UINT (insn, 16, 15, 4); \
  737. f_mode = EXTRACT_LSB0_UINT (insn, 16, 11, 2); \
  738. f_opcode = EXTRACT_LSB0_UINT (insn, 16, 9, 4); \
  739. f_size = EXTRACT_LSB0_UINT (insn, 16, 5, 2); \
  740. f_operand1 = EXTRACT_LSB0_UINT (insn, 16, 3, 4); \
  741. #define EXTRACT_IFMT_MOVUCBR_VARS \
  742. UINT f_operand2; \
  743. INT f_indir_pc__byte; \
  744. UINT f_mode; \
  745. UINT f_opcode; \
  746. UINT f_size; \
  747. UINT f_operand1; \
  748. /* Contents of trailing part of insn. */ \
  749. UINT word_1; \
  750. unsigned int length;
  751. #define EXTRACT_IFMT_MOVUCBR_CODE \
  752. length = 4; \
  753. word_1 = GETIMEMUSI (current_cpu, pc + 2); \
  754. f_operand2 = EXTRACT_LSB0_UINT (insn, 16, 15, 4); \
  755. f_indir_pc__byte = (0|(EXTRACT_LSB0_UINT (word_1, 32, 15, 16) << 0)); \
  756. f_mode = EXTRACT_LSB0_UINT (insn, 16, 11, 2); \
  757. f_opcode = EXTRACT_LSB0_UINT (insn, 16, 9, 4); \
  758. f_size = EXTRACT_LSB0_UINT (insn, 16, 5, 2); \
  759. f_operand1 = EXTRACT_LSB0_UINT (insn, 16, 3, 4); \
  760. #define EXTRACT_IFMT_MOVUCWR_VARS \
  761. UINT f_operand2; \
  762. INT f_indir_pc__word; \
  763. UINT f_mode; \
  764. UINT f_opcode; \
  765. UINT f_size; \
  766. UINT f_operand1; \
  767. /* Contents of trailing part of insn. */ \
  768. UINT word_1; \
  769. unsigned int length;
  770. #define EXTRACT_IFMT_MOVUCWR_CODE \
  771. length = 4; \
  772. word_1 = GETIMEMUSI (current_cpu, pc + 2); \
  773. f_operand2 = EXTRACT_LSB0_UINT (insn, 16, 15, 4); \
  774. f_indir_pc__word = (0|(EXTRACT_LSB0_UINT (word_1, 32, 15, 16) << 0)); \
  775. f_mode = EXTRACT_LSB0_UINT (insn, 16, 11, 2); \
  776. f_opcode = EXTRACT_LSB0_UINT (insn, 16, 9, 4); \
  777. f_size = EXTRACT_LSB0_UINT (insn, 16, 5, 2); \
  778. f_operand1 = EXTRACT_LSB0_UINT (insn, 16, 3, 4); \
  779. #define EXTRACT_IFMT_ADDQ_VARS \
  780. UINT f_operand2; \
  781. UINT f_mode; \
  782. UINT f_opcode; \
  783. UINT f_u6; \
  784. unsigned int length;
  785. #define EXTRACT_IFMT_ADDQ_CODE \
  786. length = 2; \
  787. f_operand2 = EXTRACT_LSB0_UINT (insn, 16, 15, 4); \
  788. f_mode = EXTRACT_LSB0_UINT (insn, 16, 11, 2); \
  789. f_opcode = EXTRACT_LSB0_UINT (insn, 16, 9, 4); \
  790. f_u6 = EXTRACT_LSB0_UINT (insn, 16, 5, 6); \
  791. #define EXTRACT_IFMT_CMP_M_B_M_VARS \
  792. UINT f_operand2; \
  793. UINT f_membit; \
  794. UINT f_memmode; \
  795. UINT f_opcode; \
  796. UINT f_size; \
  797. UINT f_operand1; \
  798. unsigned int length;
  799. #define EXTRACT_IFMT_CMP_M_B_M_CODE \
  800. length = 2; \
  801. f_operand2 = EXTRACT_LSB0_UINT (insn, 16, 15, 4); \
  802. f_membit = EXTRACT_LSB0_UINT (insn, 16, 11, 1); \
  803. f_memmode = EXTRACT_LSB0_UINT (insn, 16, 10, 1); \
  804. f_opcode = EXTRACT_LSB0_UINT (insn, 16, 9, 4); \
  805. f_size = EXTRACT_LSB0_UINT (insn, 16, 5, 2); \
  806. f_operand1 = EXTRACT_LSB0_UINT (insn, 16, 3, 4); \
  807. #define EXTRACT_IFMT_MOVE_R_SPRV32_VARS \
  808. UINT f_operand2; \
  809. UINT f_mode; \
  810. UINT f_opcode; \
  811. UINT f_size; \
  812. UINT f_operand1; \
  813. unsigned int length;
  814. #define EXTRACT_IFMT_MOVE_R_SPRV32_CODE \
  815. length = 2; \
  816. f_operand2 = EXTRACT_LSB0_UINT (insn, 16, 15, 4); \
  817. f_mode = EXTRACT_LSB0_UINT (insn, 16, 11, 2); \
  818. f_opcode = EXTRACT_LSB0_UINT (insn, 16, 9, 4); \
  819. f_size = EXTRACT_LSB0_UINT (insn, 16, 5, 2); \
  820. f_operand1 = EXTRACT_LSB0_UINT (insn, 16, 3, 4); \
  821. #define EXTRACT_IFMT_MOVE_SPR_RV32_VARS \
  822. UINT f_operand2; \
  823. UINT f_mode; \
  824. UINT f_opcode; \
  825. UINT f_size; \
  826. UINT f_operand1; \
  827. unsigned int length;
  828. #define EXTRACT_IFMT_MOVE_SPR_RV32_CODE \
  829. length = 2; \
  830. f_operand2 = EXTRACT_LSB0_UINT (insn, 16, 15, 4); \
  831. f_mode = EXTRACT_LSB0_UINT (insn, 16, 11, 2); \
  832. f_opcode = EXTRACT_LSB0_UINT (insn, 16, 9, 4); \
  833. f_size = EXTRACT_LSB0_UINT (insn, 16, 5, 2); \
  834. f_operand1 = EXTRACT_LSB0_UINT (insn, 16, 3, 4); \
  835. #define EXTRACT_IFMT_MOVE_M_SPRV32_VARS \
  836. UINT f_operand2; \
  837. UINT f_membit; \
  838. UINT f_memmode; \
  839. UINT f_opcode; \
  840. UINT f_size; \
  841. UINT f_operand1; \
  842. unsigned int length;
  843. #define EXTRACT_IFMT_MOVE_M_SPRV32_CODE \
  844. length = 2; \
  845. f_operand2 = EXTRACT_LSB0_UINT (insn, 16, 15, 4); \
  846. f_membit = EXTRACT_LSB0_UINT (insn, 16, 11, 1); \
  847. f_memmode = EXTRACT_LSB0_UINT (insn, 16, 10, 1); \
  848. f_opcode = EXTRACT_LSB0_UINT (insn, 16, 9, 4); \
  849. f_size = EXTRACT_LSB0_UINT (insn, 16, 5, 2); \
  850. f_operand1 = EXTRACT_LSB0_UINT (insn, 16, 3, 4); \
  851. #define EXTRACT_IFMT_MOVE_C_SPRV32_P2_VARS \
  852. INT f_indir_pc__dword; \
  853. UINT f_operand2; \
  854. UINT f_mode; \
  855. UINT f_opcode; \
  856. UINT f_size; \
  857. UINT f_operand1; \
  858. /* Contents of trailing part of insn. */ \
  859. UINT word_1; \
  860. unsigned int length;
  861. #define EXTRACT_IFMT_MOVE_C_SPRV32_P2_CODE \
  862. length = 6; \
  863. word_1 = GETIMEMUSI (current_cpu, pc + 2); \
  864. f_indir_pc__dword = (0|(EXTRACT_LSB0_UINT (word_1, 32, 31, 32) << 0)); \
  865. f_operand2 = EXTRACT_LSB0_UINT (insn, 16, 15, 4); \
  866. f_mode = EXTRACT_LSB0_UINT (insn, 16, 11, 2); \
  867. f_opcode = EXTRACT_LSB0_UINT (insn, 16, 9, 4); \
  868. f_size = EXTRACT_LSB0_UINT (insn, 16, 5, 2); \
  869. f_operand1 = EXTRACT_LSB0_UINT (insn, 16, 3, 4); \
  870. #define EXTRACT_IFMT_MOVE_SPR_MV32_VARS \
  871. UINT f_operand2; \
  872. UINT f_membit; \
  873. UINT f_memmode; \
  874. UINT f_opcode; \
  875. UINT f_size; \
  876. UINT f_operand1; \
  877. unsigned int length;
  878. #define EXTRACT_IFMT_MOVE_SPR_MV32_CODE \
  879. length = 2; \
  880. f_operand2 = EXTRACT_LSB0_UINT (insn, 16, 15, 4); \
  881. f_membit = EXTRACT_LSB0_UINT (insn, 16, 11, 1); \
  882. f_memmode = EXTRACT_LSB0_UINT (insn, 16, 10, 1); \
  883. f_opcode = EXTRACT_LSB0_UINT (insn, 16, 9, 4); \
  884. f_size = EXTRACT_LSB0_UINT (insn, 16, 5, 2); \
  885. f_operand1 = EXTRACT_LSB0_UINT (insn, 16, 3, 4); \
  886. #define EXTRACT_IFMT_MOVE_SS_R_VARS \
  887. UINT f_operand2; \
  888. UINT f_mode; \
  889. UINT f_opcode; \
  890. UINT f_size; \
  891. UINT f_operand1; \
  892. unsigned int length;
  893. #define EXTRACT_IFMT_MOVE_SS_R_CODE \
  894. length = 2; \
  895. f_operand2 = EXTRACT_LSB0_UINT (insn, 16, 15, 4); \
  896. f_mode = EXTRACT_LSB0_UINT (insn, 16, 11, 2); \
  897. f_opcode = EXTRACT_LSB0_UINT (insn, 16, 9, 4); \
  898. f_size = EXTRACT_LSB0_UINT (insn, 16, 5, 2); \
  899. f_operand1 = EXTRACT_LSB0_UINT (insn, 16, 3, 4); \
  900. #define EXTRACT_IFMT_MOVE_R_SS_VARS \
  901. UINT f_operand2; \
  902. UINT f_mode; \
  903. UINT f_opcode; \
  904. UINT f_size; \
  905. UINT f_operand1; \
  906. unsigned int length;
  907. #define EXTRACT_IFMT_MOVE_R_SS_CODE \
  908. length = 2; \
  909. f_operand2 = EXTRACT_LSB0_UINT (insn, 16, 15, 4); \
  910. f_mode = EXTRACT_LSB0_UINT (insn, 16, 11, 2); \
  911. f_opcode = EXTRACT_LSB0_UINT (insn, 16, 9, 4); \
  912. f_size = EXTRACT_LSB0_UINT (insn, 16, 5, 2); \
  913. f_operand1 = EXTRACT_LSB0_UINT (insn, 16, 3, 4); \
  914. #define EXTRACT_IFMT_LAPC_D_VARS \
  915. SI f_indir_pc__dword_pcrel; \
  916. UINT f_operand2; \
  917. UINT f_mode; \
  918. UINT f_opcode; \
  919. UINT f_size; \
  920. UINT f_operand1; \
  921. /* Contents of trailing part of insn. */ \
  922. UINT word_1; \
  923. unsigned int length;
  924. #define EXTRACT_IFMT_LAPC_D_CODE \
  925. length = 6; \
  926. word_1 = GETIMEMUSI (current_cpu, pc + 2); \
  927. f_indir_pc__dword_pcrel = ((pc) + ((0|(EXTRACT_LSB0_UINT (word_1, 32, 31, 32) << 0)))); \
  928. f_operand2 = EXTRACT_LSB0_UINT (insn, 16, 15, 4); \
  929. f_mode = EXTRACT_LSB0_UINT (insn, 16, 11, 2); \
  930. f_opcode = EXTRACT_LSB0_UINT (insn, 16, 9, 4); \
  931. f_size = EXTRACT_LSB0_UINT (insn, 16, 5, 2); \
  932. f_operand1 = EXTRACT_LSB0_UINT (insn, 16, 3, 4); \
  933. #define EXTRACT_IFMT_LAPCQ_VARS \
  934. UINT f_operand2; \
  935. UINT f_mode; \
  936. UINT f_opcode; \
  937. UINT f_size; \
  938. SI f_qo; \
  939. unsigned int length;
  940. #define EXTRACT_IFMT_LAPCQ_CODE \
  941. length = 2; \
  942. f_operand2 = EXTRACT_LSB0_UINT (insn, 16, 15, 4); \
  943. f_mode = EXTRACT_LSB0_UINT (insn, 16, 11, 2); \
  944. f_opcode = EXTRACT_LSB0_UINT (insn, 16, 9, 4); \
  945. f_size = EXTRACT_LSB0_UINT (insn, 16, 5, 2); \
  946. f_qo = ((pc) + (((EXTRACT_LSB0_UINT (insn, 16, 3, 4)) << (1)))); \
  947. #define EXTRACT_IFMT_TEST_M_B_M_VARS \
  948. UINT f_operand2; \
  949. UINT f_membit; \
  950. UINT f_memmode; \
  951. UINT f_opcode; \
  952. UINT f_size; \
  953. UINT f_operand1; \
  954. unsigned int length;
  955. #define EXTRACT_IFMT_TEST_M_B_M_CODE \
  956. length = 2; \
  957. f_operand2 = EXTRACT_LSB0_UINT (insn, 16, 15, 4); \
  958. f_membit = EXTRACT_LSB0_UINT (insn, 16, 11, 1); \
  959. f_memmode = EXTRACT_LSB0_UINT (insn, 16, 10, 1); \
  960. f_opcode = EXTRACT_LSB0_UINT (insn, 16, 9, 4); \
  961. f_size = EXTRACT_LSB0_UINT (insn, 16, 5, 2); \
  962. f_operand1 = EXTRACT_LSB0_UINT (insn, 16, 3, 4); \
  963. #define EXTRACT_IFMT_SWAP_VARS \
  964. UINT f_operand2; \
  965. UINT f_mode; \
  966. UINT f_opcode; \
  967. UINT f_size; \
  968. UINT f_operand1; \
  969. unsigned int length;
  970. #define EXTRACT_IFMT_SWAP_CODE \
  971. length = 2; \
  972. f_operand2 = EXTRACT_LSB0_UINT (insn, 16, 15, 4); \
  973. f_mode = EXTRACT_LSB0_UINT (insn, 16, 11, 2); \
  974. f_opcode = EXTRACT_LSB0_UINT (insn, 16, 9, 4); \
  975. f_size = EXTRACT_LSB0_UINT (insn, 16, 5, 2); \
  976. f_operand1 = EXTRACT_LSB0_UINT (insn, 16, 3, 4); \
  977. #define EXTRACT_IFMT_ASRQ_VARS \
  978. UINT f_operand2; \
  979. UINT f_mode; \
  980. UINT f_opcode; \
  981. UINT f_b5; \
  982. UINT f_u5; \
  983. unsigned int length;
  984. #define EXTRACT_IFMT_ASRQ_CODE \
  985. length = 2; \
  986. f_operand2 = EXTRACT_LSB0_UINT (insn, 16, 15, 4); \
  987. f_mode = EXTRACT_LSB0_UINT (insn, 16, 11, 2); \
  988. f_opcode = EXTRACT_LSB0_UINT (insn, 16, 9, 4); \
  989. f_b5 = EXTRACT_LSB0_UINT (insn, 16, 5, 1); \
  990. f_u5 = EXTRACT_LSB0_UINT (insn, 16, 4, 5); \
  991. #define EXTRACT_IFMT_SETF_VARS \
  992. UINT f_mode; \
  993. UINT f_opcode; \
  994. UINT f_size; \
  995. UINT f_operand2; \
  996. UINT f_operand1; \
  997. UINT f_dstsrc; \
  998. unsigned int length;
  999. #define EXTRACT_IFMT_SETF_CODE \
  1000. length = 2; \
  1001. f_mode = EXTRACT_LSB0_UINT (insn, 16, 11, 2); \
  1002. f_opcode = EXTRACT_LSB0_UINT (insn, 16, 9, 4); \
  1003. f_size = EXTRACT_LSB0_UINT (insn, 16, 5, 2); \
  1004. f_operand2 = EXTRACT_LSB0_UINT (insn, 16, 15, 4); \
  1005. f_operand1 = EXTRACT_LSB0_UINT (insn, 16, 3, 4); \
  1006. f_dstsrc = ((((f_operand1) | (((f_operand2) << (4))))) & (255));\
  1007. #define EXTRACT_IFMT_RFE_VARS \
  1008. UINT f_operand2; \
  1009. UINT f_mode; \
  1010. UINT f_opcode; \
  1011. UINT f_size; \
  1012. UINT f_operand1; \
  1013. unsigned int length;
  1014. #define EXTRACT_IFMT_RFE_CODE \
  1015. length = 2; \
  1016. f_operand2 = EXTRACT_LSB0_UINT (insn, 16, 15, 4); \
  1017. f_mode = EXTRACT_LSB0_UINT (insn, 16, 11, 2); \
  1018. f_opcode = EXTRACT_LSB0_UINT (insn, 16, 9, 4); \
  1019. f_size = EXTRACT_LSB0_UINT (insn, 16, 5, 2); \
  1020. f_operand1 = EXTRACT_LSB0_UINT (insn, 16, 3, 4); \
  1021. #define EXTRACT_IFMT_BCC_B_VARS \
  1022. UINT f_operand2; \
  1023. UINT f_mode; \
  1024. UINT f_opcode_hi; \
  1025. INT f_disp9_hi; \
  1026. UINT f_disp9_lo; \
  1027. INT f_disp9; \
  1028. unsigned int length;
  1029. #define EXTRACT_IFMT_BCC_B_CODE \
  1030. length = 2; \
  1031. f_operand2 = EXTRACT_LSB0_UINT (insn, 16, 15, 4); \
  1032. f_mode = EXTRACT_LSB0_UINT (insn, 16, 11, 2); \
  1033. f_opcode_hi = EXTRACT_LSB0_UINT (insn, 16, 9, 2); \
  1034. f_disp9_hi = EXTRACT_LSB0_SINT (insn, 16, 0, 1); \
  1035. f_disp9_lo = EXTRACT_LSB0_UINT (insn, 16, 7, 7); \
  1036. {\
  1037. SI tmp_abslo;\
  1038. SI tmp_absval;\
  1039. tmp_abslo = ((f_disp9_lo) << (1));\
  1040. tmp_absval = ((((((f_disp9_hi) != (0))) ? ((~ (255))) : (0))) | (tmp_abslo));\
  1041. f_disp9 = ((((pc) + (tmp_absval))) + (((GET_H_V32_V32 ()) ? (0) : (2))));\
  1042. }\
  1043. #define EXTRACT_IFMT_BA_B_VARS \
  1044. UINT f_operand2; \
  1045. UINT f_mode; \
  1046. UINT f_opcode_hi; \
  1047. INT f_disp9_hi; \
  1048. UINT f_disp9_lo; \
  1049. INT f_disp9; \
  1050. unsigned int length;
  1051. #define EXTRACT_IFMT_BA_B_CODE \
  1052. length = 2; \
  1053. f_operand2 = EXTRACT_LSB0_UINT (insn, 16, 15, 4); \
  1054. f_mode = EXTRACT_LSB0_UINT (insn, 16, 11, 2); \
  1055. f_opcode_hi = EXTRACT_LSB0_UINT (insn, 16, 9, 2); \
  1056. f_disp9_hi = EXTRACT_LSB0_SINT (insn, 16, 0, 1); \
  1057. f_disp9_lo = EXTRACT_LSB0_UINT (insn, 16, 7, 7); \
  1058. {\
  1059. SI tmp_abslo;\
  1060. SI tmp_absval;\
  1061. tmp_abslo = ((f_disp9_lo) << (1));\
  1062. tmp_absval = ((((((f_disp9_hi) != (0))) ? ((~ (255))) : (0))) | (tmp_abslo));\
  1063. f_disp9 = ((((pc) + (tmp_absval))) + (((GET_H_V32_V32 ()) ? (0) : (2))));\
  1064. }\
  1065. #define EXTRACT_IFMT_BCC_W_VARS \
  1066. UINT f_operand2; \
  1067. SI f_indir_pc__word_pcrel; \
  1068. UINT f_mode; \
  1069. UINT f_opcode; \
  1070. UINT f_size; \
  1071. UINT f_operand1; \
  1072. /* Contents of trailing part of insn. */ \
  1073. UINT word_1; \
  1074. unsigned int length;
  1075. #define EXTRACT_IFMT_BCC_W_CODE \
  1076. length = 4; \
  1077. word_1 = GETIMEMUSI (current_cpu, pc + 2); \
  1078. f_operand2 = EXTRACT_LSB0_UINT (insn, 16, 15, 4); \
  1079. f_indir_pc__word_pcrel = ((EXTHISI (((HI) (UINT) ((0|(EXTRACT_LSB0_UINT (word_1, 32, 15, 16) << 0)))))) + (((pc) + (((GET_H_V32_V32 ()) ? (0) : (4)))))); \
  1080. f_mode = EXTRACT_LSB0_UINT (insn, 16, 11, 2); \
  1081. f_opcode = EXTRACT_LSB0_UINT (insn, 16, 9, 4); \
  1082. f_size = EXTRACT_LSB0_UINT (insn, 16, 5, 2); \
  1083. f_operand1 = EXTRACT_LSB0_UINT (insn, 16, 3, 4); \
  1084. #define EXTRACT_IFMT_BA_W_VARS \
  1085. UINT f_operand2; \
  1086. SI f_indir_pc__word_pcrel; \
  1087. UINT f_mode; \
  1088. UINT f_opcode; \
  1089. UINT f_size; \
  1090. UINT f_operand1; \
  1091. /* Contents of trailing part of insn. */ \
  1092. UINT word_1; \
  1093. unsigned int length;
  1094. #define EXTRACT_IFMT_BA_W_CODE \
  1095. length = 4; \
  1096. word_1 = GETIMEMUSI (current_cpu, pc + 2); \
  1097. f_operand2 = EXTRACT_LSB0_UINT (insn, 16, 15, 4); \
  1098. f_indir_pc__word_pcrel = ((EXTHISI (((HI) (UINT) ((0|(EXTRACT_LSB0_UINT (word_1, 32, 15, 16) << 0)))))) + (((pc) + (((GET_H_V32_V32 ()) ? (0) : (4)))))); \
  1099. f_mode = EXTRACT_LSB0_UINT (insn, 16, 11, 2); \
  1100. f_opcode = EXTRACT_LSB0_UINT (insn, 16, 9, 4); \
  1101. f_size = EXTRACT_LSB0_UINT (insn, 16, 5, 2); \
  1102. f_operand1 = EXTRACT_LSB0_UINT (insn, 16, 3, 4); \
  1103. #define EXTRACT_IFMT_JAS_C_VARS \
  1104. INT f_indir_pc__dword; \
  1105. UINT f_operand2; \
  1106. UINT f_mode; \
  1107. UINT f_opcode; \
  1108. UINT f_size; \
  1109. UINT f_operand1; \
  1110. /* Contents of trailing part of insn. */ \
  1111. UINT word_1; \
  1112. unsigned int length;
  1113. #define EXTRACT_IFMT_JAS_C_CODE \
  1114. length = 6; \
  1115. word_1 = GETIMEMUSI (current_cpu, pc + 2); \
  1116. f_indir_pc__dword = (0|(EXTRACT_LSB0_UINT (word_1, 32, 31, 32) << 0)); \
  1117. f_operand2 = EXTRACT_LSB0_UINT (insn, 16, 15, 4); \
  1118. f_mode = EXTRACT_LSB0_UINT (insn, 16, 11, 2); \
  1119. f_opcode = EXTRACT_LSB0_UINT (insn, 16, 9, 4); \
  1120. f_size = EXTRACT_LSB0_UINT (insn, 16, 5, 2); \
  1121. f_operand1 = EXTRACT_LSB0_UINT (insn, 16, 3, 4); \
  1122. #define EXTRACT_IFMT_JUMP_P_VARS \
  1123. UINT f_operand2; \
  1124. UINT f_mode; \
  1125. UINT f_opcode; \
  1126. UINT f_size; \
  1127. UINT f_operand1; \
  1128. unsigned int length;
  1129. #define EXTRACT_IFMT_JUMP_P_CODE \
  1130. length = 2; \
  1131. f_operand2 = EXTRACT_LSB0_UINT (insn, 16, 15, 4); \
  1132. f_mode = EXTRACT_LSB0_UINT (insn, 16, 11, 2); \
  1133. f_opcode = EXTRACT_LSB0_UINT (insn, 16, 9, 4); \
  1134. f_size = EXTRACT_LSB0_UINT (insn, 16, 5, 2); \
  1135. f_operand1 = EXTRACT_LSB0_UINT (insn, 16, 3, 4); \
  1136. #define EXTRACT_IFMT_BAS_C_VARS \
  1137. SI f_indir_pc__dword_pcrel; \
  1138. UINT f_operand2; \
  1139. UINT f_mode; \
  1140. UINT f_opcode; \
  1141. UINT f_size; \
  1142. UINT f_operand1; \
  1143. /* Contents of trailing part of insn. */ \
  1144. UINT word_1; \
  1145. unsigned int length;
  1146. #define EXTRACT_IFMT_BAS_C_CODE \
  1147. length = 6; \
  1148. word_1 = GETIMEMUSI (current_cpu, pc + 2); \
  1149. f_indir_pc__dword_pcrel = ((pc) + ((0|(EXTRACT_LSB0_UINT (word_1, 32, 31, 32) << 0)))); \
  1150. f_operand2 = EXTRACT_LSB0_UINT (insn, 16, 15, 4); \
  1151. f_mode = EXTRACT_LSB0_UINT (insn, 16, 11, 2); \
  1152. f_opcode = EXTRACT_LSB0_UINT (insn, 16, 9, 4); \
  1153. f_size = EXTRACT_LSB0_UINT (insn, 16, 5, 2); \
  1154. f_operand1 = EXTRACT_LSB0_UINT (insn, 16, 3, 4); \
  1155. #define EXTRACT_IFMT_BREAK_VARS \
  1156. UINT f_operand2; \
  1157. UINT f_mode; \
  1158. UINT f_opcode; \
  1159. UINT f_size; \
  1160. UINT f_u4; \
  1161. unsigned int length;
  1162. #define EXTRACT_IFMT_BREAK_CODE \
  1163. length = 2; \
  1164. f_operand2 = EXTRACT_LSB0_UINT (insn, 16, 15, 4); \
  1165. f_mode = EXTRACT_LSB0_UINT (insn, 16, 11, 2); \
  1166. f_opcode = EXTRACT_LSB0_UINT (insn, 16, 9, 4); \
  1167. f_size = EXTRACT_LSB0_UINT (insn, 16, 5, 2); \
  1168. f_u4 = EXTRACT_LSB0_UINT (insn, 16, 3, 4); \
  1169. #define EXTRACT_IFMT_SCC_VARS \
  1170. UINT f_operand2; \
  1171. UINT f_mode; \
  1172. UINT f_opcode; \
  1173. UINT f_size; \
  1174. UINT f_operand1; \
  1175. unsigned int length;
  1176. #define EXTRACT_IFMT_SCC_CODE \
  1177. length = 2; \
  1178. f_operand2 = EXTRACT_LSB0_UINT (insn, 16, 15, 4); \
  1179. f_mode = EXTRACT_LSB0_UINT (insn, 16, 11, 2); \
  1180. f_opcode = EXTRACT_LSB0_UINT (insn, 16, 9, 4); \
  1181. f_size = EXTRACT_LSB0_UINT (insn, 16, 5, 2); \
  1182. f_operand1 = EXTRACT_LSB0_UINT (insn, 16, 3, 4); \
  1183. #define EXTRACT_IFMT_ADDOQ_VARS \
  1184. UINT f_operand2; \
  1185. UINT f_mode; \
  1186. UINT f_opcode_hi; \
  1187. INT f_s8; \
  1188. unsigned int length;
  1189. #define EXTRACT_IFMT_ADDOQ_CODE \
  1190. length = 2; \
  1191. f_operand2 = EXTRACT_LSB0_UINT (insn, 16, 15, 4); \
  1192. f_mode = EXTRACT_LSB0_UINT (insn, 16, 11, 2); \
  1193. f_opcode_hi = EXTRACT_LSB0_UINT (insn, 16, 9, 2); \
  1194. f_s8 = EXTRACT_LSB0_SINT (insn, 16, 7, 8); \
  1195. #define EXTRACT_IFMT_FIDXI_VARS \
  1196. UINT f_operand2; \
  1197. UINT f_mode; \
  1198. UINT f_opcode; \
  1199. UINT f_size; \
  1200. UINT f_operand1; \
  1201. unsigned int length;
  1202. #define EXTRACT_IFMT_FIDXI_CODE \
  1203. length = 2; \
  1204. f_operand2 = EXTRACT_LSB0_UINT (insn, 16, 15, 4); \
  1205. f_mode = EXTRACT_LSB0_UINT (insn, 16, 11, 2); \
  1206. f_opcode = EXTRACT_LSB0_UINT (insn, 16, 9, 4); \
  1207. f_size = EXTRACT_LSB0_UINT (insn, 16, 5, 2); \
  1208. f_operand1 = EXTRACT_LSB0_UINT (insn, 16, 3, 4); \
  1209. /* Collection of various things for the trace handler to use. */
  1210. typedef struct trace_record {
  1211. IADDR pc;
  1212. /* FIXME:wip */
  1213. } TRACE_RECORD;
  1214. #endif /* CPU_CRISV32F_H */